You cannot select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
118 lines
7.8 KiB
C
118 lines
7.8 KiB
C
4 years ago
|
/**
|
||
|
* \file
|
||
|
*
|
||
|
* \brief Instance description for TCC0
|
||
|
*
|
||
|
* Copyright (c) 2018 Microchip Technology Inc.
|
||
|
*
|
||
|
* \asf_license_start
|
||
|
*
|
||
|
* \page License
|
||
|
*
|
||
|
* SPDX-License-Identifier: Apache-2.0
|
||
|
*
|
||
|
* Licensed under the Apache License, Version 2.0 (the "License"); you may
|
||
|
* not use this file except in compliance with the License.
|
||
|
* You may obtain a copy of the Licence at
|
||
|
*
|
||
|
* http://www.apache.org/licenses/LICENSE-2.0
|
||
|
*
|
||
|
* Unless required by applicable law or agreed to in writing, software
|
||
|
* distributed under the License is distributed on an AS IS BASIS, WITHOUT
|
||
|
* WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
||
|
* See the License for the specific language governing permissions and
|
||
|
* limitations under the License.
|
||
|
*
|
||
|
* \asf_license_stop
|
||
|
*
|
||
|
*/
|
||
|
|
||
|
#ifndef _SAMD21_TCC0_INSTANCE_
|
||
|
#define _SAMD21_TCC0_INSTANCE_
|
||
|
|
||
|
/* ========== Register definition for TCC0 peripheral ========== */
|
||
|
#if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
|
||
|
#define REG_TCC0_CTRLA (0x42002000) /**< \brief (TCC0) Control A */
|
||
|
#define REG_TCC0_CTRLBCLR (0x42002004) /**< \brief (TCC0) Control B Clear */
|
||
|
#define REG_TCC0_CTRLBSET (0x42002005) /**< \brief (TCC0) Control B Set */
|
||
|
#define REG_TCC0_SYNCBUSY (0x42002008) /**< \brief (TCC0) Synchronization Busy */
|
||
|
#define REG_TCC0_FCTRLA (0x4200200C) /**< \brief (TCC0) Recoverable Fault A Configuration */
|
||
|
#define REG_TCC0_FCTRLB (0x42002010) /**< \brief (TCC0) Recoverable Fault B Configuration */
|
||
|
#define REG_TCC0_WEXCTRL (0x42002014) /**< \brief (TCC0) Waveform Extension Configuration */
|
||
|
#define REG_TCC0_DRVCTRL (0x42002018) /**< \brief (TCC0) Driver Control */
|
||
|
#define REG_TCC0_DBGCTRL (0x4200201E) /**< \brief (TCC0) Debug Control */
|
||
|
#define REG_TCC0_EVCTRL (0x42002020) /**< \brief (TCC0) Event Control */
|
||
|
#define REG_TCC0_INTENCLR (0x42002024) /**< \brief (TCC0) Interrupt Enable Clear */
|
||
|
#define REG_TCC0_INTENSET (0x42002028) /**< \brief (TCC0) Interrupt Enable Set */
|
||
|
#define REG_TCC0_INTFLAG (0x4200202C) /**< \brief (TCC0) Interrupt Flag Status and Clear */
|
||
|
#define REG_TCC0_STATUS (0x42002030) /**< \brief (TCC0) Status */
|
||
|
#define REG_TCC0_COUNT (0x42002034) /**< \brief (TCC0) Count */
|
||
|
#define REG_TCC0_PATT (0x42002038) /**< \brief (TCC0) Pattern */
|
||
|
#define REG_TCC0_WAVE (0x4200203C) /**< \brief (TCC0) Waveform Control */
|
||
|
#define REG_TCC0_PER (0x42002040) /**< \brief (TCC0) Period */
|
||
|
#define REG_TCC0_CC0 (0x42002044) /**< \brief (TCC0) Compare and Capture 0 */
|
||
|
#define REG_TCC0_CC1 (0x42002048) /**< \brief (TCC0) Compare and Capture 1 */
|
||
|
#define REG_TCC0_CC2 (0x4200204C) /**< \brief (TCC0) Compare and Capture 2 */
|
||
|
#define REG_TCC0_CC3 (0x42002050) /**< \brief (TCC0) Compare and Capture 3 */
|
||
|
#define REG_TCC0_PATTB (0x42002064) /**< \brief (TCC0) Pattern Buffer */
|
||
|
#define REG_TCC0_WAVEB (0x42002068) /**< \brief (TCC0) Waveform Control Buffer */
|
||
|
#define REG_TCC0_PERB (0x4200206C) /**< \brief (TCC0) Period Buffer */
|
||
|
#define REG_TCC0_CCB0 (0x42002070) /**< \brief (TCC0) Compare and Capture Buffer 0 */
|
||
|
#define REG_TCC0_CCB1 (0x42002074) /**< \brief (TCC0) Compare and Capture Buffer 1 */
|
||
|
#define REG_TCC0_CCB2 (0x42002078) /**< \brief (TCC0) Compare and Capture Buffer 2 */
|
||
|
#define REG_TCC0_CCB3 (0x4200207C) /**< \brief (TCC0) Compare and Capture Buffer 3 */
|
||
|
#else
|
||
|
#define REG_TCC0_CTRLA (*(RwReg *)0x42002000UL) /**< \brief (TCC0) Control A */
|
||
|
#define REG_TCC0_CTRLBCLR (*(RwReg8 *)0x42002004UL) /**< \brief (TCC0) Control B Clear */
|
||
|
#define REG_TCC0_CTRLBSET (*(RwReg8 *)0x42002005UL) /**< \brief (TCC0) Control B Set */
|
||
|
#define REG_TCC0_SYNCBUSY (*(RoReg *)0x42002008UL) /**< \brief (TCC0) Synchronization Busy */
|
||
|
#define REG_TCC0_FCTRLA (*(RwReg *)0x4200200CUL) /**< \brief (TCC0) Recoverable Fault A Configuration */
|
||
|
#define REG_TCC0_FCTRLB (*(RwReg *)0x42002010UL) /**< \brief (TCC0) Recoverable Fault B Configuration */
|
||
|
#define REG_TCC0_WEXCTRL (*(RwReg *)0x42002014UL) /**< \brief (TCC0) Waveform Extension Configuration */
|
||
|
#define REG_TCC0_DRVCTRL (*(RwReg *)0x42002018UL) /**< \brief (TCC0) Driver Control */
|
||
|
#define REG_TCC0_DBGCTRL (*(RwReg8 *)0x4200201EUL) /**< \brief (TCC0) Debug Control */
|
||
|
#define REG_TCC0_EVCTRL (*(RwReg *)0x42002020UL) /**< \brief (TCC0) Event Control */
|
||
|
#define REG_TCC0_INTENCLR (*(RwReg *)0x42002024UL) /**< \brief (TCC0) Interrupt Enable Clear */
|
||
|
#define REG_TCC0_INTENSET (*(RwReg *)0x42002028UL) /**< \brief (TCC0) Interrupt Enable Set */
|
||
|
#define REG_TCC0_INTFLAG (*(RwReg *)0x4200202CUL) /**< \brief (TCC0) Interrupt Flag Status and Clear */
|
||
|
#define REG_TCC0_STATUS (*(RwReg *)0x42002030UL) /**< \brief (TCC0) Status */
|
||
|
#define REG_TCC0_COUNT (*(RwReg *)0x42002034UL) /**< \brief (TCC0) Count */
|
||
|
#define REG_TCC0_PATT (*(RwReg16*)0x42002038UL) /**< \brief (TCC0) Pattern */
|
||
|
#define REG_TCC0_WAVE (*(RwReg *)0x4200203CUL) /**< \brief (TCC0) Waveform Control */
|
||
|
#define REG_TCC0_PER (*(RwReg *)0x42002040UL) /**< \brief (TCC0) Period */
|
||
|
#define REG_TCC0_CC0 (*(RwReg *)0x42002044UL) /**< \brief (TCC0) Compare and Capture 0 */
|
||
|
#define REG_TCC0_CC1 (*(RwReg *)0x42002048UL) /**< \brief (TCC0) Compare and Capture 1 */
|
||
|
#define REG_TCC0_CC2 (*(RwReg *)0x4200204CUL) /**< \brief (TCC0) Compare and Capture 2 */
|
||
|
#define REG_TCC0_CC3 (*(RwReg *)0x42002050UL) /**< \brief (TCC0) Compare and Capture 3 */
|
||
|
#define REG_TCC0_PATTB (*(RwReg16*)0x42002064UL) /**< \brief (TCC0) Pattern Buffer */
|
||
|
#define REG_TCC0_WAVEB (*(RwReg *)0x42002068UL) /**< \brief (TCC0) Waveform Control Buffer */
|
||
|
#define REG_TCC0_PERB (*(RwReg *)0x4200206CUL) /**< \brief (TCC0) Period Buffer */
|
||
|
#define REG_TCC0_CCB0 (*(RwReg *)0x42002070UL) /**< \brief (TCC0) Compare and Capture Buffer 0 */
|
||
|
#define REG_TCC0_CCB1 (*(RwReg *)0x42002074UL) /**< \brief (TCC0) Compare and Capture Buffer 1 */
|
||
|
#define REG_TCC0_CCB2 (*(RwReg *)0x42002078UL) /**< \brief (TCC0) Compare and Capture Buffer 2 */
|
||
|
#define REG_TCC0_CCB3 (*(RwReg *)0x4200207CUL) /**< \brief (TCC0) Compare and Capture Buffer 3 */
|
||
|
#endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
|
||
|
|
||
|
/* ========== Instance parameters for TCC0 peripheral ========== */
|
||
|
#define TCC0_CC_NUM 4 // Number of Compare/Capture units
|
||
|
#define TCC0_DITHERING 1 // Dithering feature implemented
|
||
|
#define TCC0_DMAC_ID_MC_0 14
|
||
|
#define TCC0_DMAC_ID_MC_1 15
|
||
|
#define TCC0_DMAC_ID_MC_2 16
|
||
|
#define TCC0_DMAC_ID_MC_3 17
|
||
|
#define TCC0_DMAC_ID_MC_LSB 14
|
||
|
#define TCC0_DMAC_ID_MC_MSB 17
|
||
|
#define TCC0_DMAC_ID_MC_SIZE 4
|
||
|
#define TCC0_DMAC_ID_OVF 13 // DMA overflow/underflow/retrigger trigger
|
||
|
#define TCC0_DTI 1 // Dead-Time-Insertion feature implemented
|
||
|
#define TCC0_EXT 31 // (@_DITHERING*16+@_PG*8+@_SWAP*4+@_DTI*2+@_OTMX*1)
|
||
|
#define TCC0_GCLK_ID 26 // Index of Generic Clock
|
||
|
#define TCC0_OTMX 1 // Output Matrix feature implemented
|
||
|
#define TCC0_OW_NUM 8 // Number of Output Waveforms
|
||
|
#define TCC0_PG 1 // Pattern Generation feature implemented
|
||
|
#define TCC0_SIZE 24
|
||
|
#define TCC0_SWAP 1 // DTI outputs swap feature implemented
|
||
|
#define TCC0_TYPE 0 // TCC type 0 : NA, 1 : Master, 2 : Slave
|
||
|
|
||
|
#endif /* _SAMD21_TCC0_INSTANCE_ */
|