SAME54P20A Test Project
|
RTC_MODE0 hardware registers. More...
#include <rtc.h>
Data Fields | |
__IO RTC_MODE0_CTRLA_Type | CTRLA |
Offset: 0x00 (R/W 16) MODE0 Control A. | |
__IO RTC_MODE0_CTRLB_Type | CTRLB |
Offset: 0x02 (R/W 16) MODE0 Control B. | |
__IO RTC_MODE0_EVCTRL_Type | EVCTRL |
Offset: 0x04 (R/W 32) MODE0 Event Control. | |
__IO RTC_MODE0_INTENCLR_Type | INTENCLR |
Offset: 0x08 (R/W 16) MODE0 Interrupt Enable Clear. | |
__IO RTC_MODE0_INTENSET_Type | INTENSET |
Offset: 0x0A (R/W 16) MODE0 Interrupt Enable Set. | |
__IO RTC_MODE0_INTFLAG_Type | INTFLAG |
Offset: 0x0C (R/W 16) MODE0 Interrupt Flag Status and Clear. | |
__IO RTC_DBGCTRL_Type | DBGCTRL |
Offset: 0x0E (R/W 8) Debug Control. | |
RoReg8 | Reserved1 [0x1] |
__I RTC_MODE0_SYNCBUSY_Type | SYNCBUSY |
Offset: 0x10 (R/ 32) MODE0 Synchronization Busy Status. | |
__IO RTC_FREQCORR_Type | FREQCORR |
Offset: 0x14 (R/W 8) Frequency Correction. | |
RoReg8 | Reserved2 [0x3] |
__IO RTC_MODE0_COUNT_Type | COUNT |
Offset: 0x18 (R/W 32) MODE0 Counter Value. | |
RoReg8 | Reserved3 [0x4] |
__IO RTC_MODE0_COMP_Type | COMP [2] |
Offset: 0x20 (R/W 32) MODE0 Compare n Value. | |
RoReg8 | Reserved4 [0x18] |
__IO RTC_GP_Type | GP [4] |
Offset: 0x40 (R/W 32) General Purpose. | |
RoReg8 | Reserved5 [0x10] |
__IO RTC_TAMPCTRL_Type | TAMPCTRL |
Offset: 0x60 (R/W 32) Tamper Control. | |
__I RTC_MODE0_TIMESTAMP_Type | TIMESTAMP |
Offset: 0x64 (R/ 32) MODE0 Timestamp. | |
__IO RTC_TAMPID_Type | TAMPID |
Offset: 0x68 (R/W 32) Tamper ID. | |
RoReg8 | Reserved6 [0x14] |
__IO RTC_BKUP_Type | BKUP [8] |
Offset: 0x80 (R/W 32) Backup. | |