You cannot select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
2257 lines
136 KiB
C
2257 lines
136 KiB
C
4 years ago
|
/**
|
||
|
* \brief Peripheral I/O description for SAMD51J18A
|
||
|
*
|
||
|
* Copyright (c) 2020 Microchip Technology Inc. and its subsidiaries.
|
||
|
*
|
||
|
* Subject to your compliance with these terms, you may use Microchip software and any derivatives
|
||
|
* exclusively with Microchip products. It is your responsibility to comply with third party license
|
||
|
* terms applicable to your use of third party software (including open source software) that may
|
||
|
* accompany Microchip software.
|
||
|
*
|
||
|
* THIS SOFTWARE IS SUPPLIED BY MICROCHIP "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED OR STATUTORY,
|
||
|
* APPLY TO THIS SOFTWARE, INCLUDING ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND
|
||
|
* FITNESS FOR A PARTICULAR PURPOSE.
|
||
|
*
|
||
|
* IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL OR CONSEQUENTIAL
|
||
|
* LOSS, DAMAGE, COST OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE SOFTWARE, HOWEVER CAUSED, EVEN IF
|
||
|
* MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT
|
||
|
* ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THIS SOFTWARE WILL NOT
|
||
|
* EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THIS SOFTWARE.
|
||
|
*
|
||
|
*/
|
||
|
|
||
|
/* file generated from device description version 2020-09-28T13:44:43Z */
|
||
|
#ifndef _SAMD51J18A_GPIO_H_
|
||
|
#define _SAMD51J18A_GPIO_H_
|
||
|
|
||
|
/* ========== Peripheral I/O pin numbers ========== */
|
||
|
#define PIN_PA00 ( 0 ) /**< Pin Number for PA00 */
|
||
|
#define PIN_PA01 ( 1 ) /**< Pin Number for PA01 */
|
||
|
#define PIN_PA02 ( 2 ) /**< Pin Number for PA02 */
|
||
|
#define PIN_PA03 ( 3 ) /**< Pin Number for PA03 */
|
||
|
#define PIN_PA04 ( 4 ) /**< Pin Number for PA04 */
|
||
|
#define PIN_PA05 ( 5 ) /**< Pin Number for PA05 */
|
||
|
#define PIN_PA06 ( 6 ) /**< Pin Number for PA06 */
|
||
|
#define PIN_PA07 ( 7 ) /**< Pin Number for PA07 */
|
||
|
#define PIN_PA08 ( 8 ) /**< Pin Number for PA08 */
|
||
|
#define PIN_PA09 ( 9 ) /**< Pin Number for PA09 */
|
||
|
#define PIN_PA10 ( 10 ) /**< Pin Number for PA10 */
|
||
|
#define PIN_PA11 ( 11 ) /**< Pin Number for PA11 */
|
||
|
#define PIN_PA12 ( 12 ) /**< Pin Number for PA12 */
|
||
|
#define PIN_PA13 ( 13 ) /**< Pin Number for PA13 */
|
||
|
#define PIN_PA14 ( 14 ) /**< Pin Number for PA14 */
|
||
|
#define PIN_PA15 ( 15 ) /**< Pin Number for PA15 */
|
||
|
#define PIN_PA16 ( 16 ) /**< Pin Number for PA16 */
|
||
|
#define PIN_PA17 ( 17 ) /**< Pin Number for PA17 */
|
||
|
#define PIN_PA18 ( 18 ) /**< Pin Number for PA18 */
|
||
|
#define PIN_PA19 ( 19 ) /**< Pin Number for PA19 */
|
||
|
#define PIN_PA20 ( 20 ) /**< Pin Number for PA20 */
|
||
|
#define PIN_PA21 ( 21 ) /**< Pin Number for PA21 */
|
||
|
#define PIN_PA22 ( 22 ) /**< Pin Number for PA22 */
|
||
|
#define PIN_PA23 ( 23 ) /**< Pin Number for PA23 */
|
||
|
#define PIN_PA24 ( 24 ) /**< Pin Number for PA24 */
|
||
|
#define PIN_PA25 ( 25 ) /**< Pin Number for PA25 */
|
||
|
#define PIN_PA27 ( 27 ) /**< Pin Number for PA27 */
|
||
|
#define PIN_PA30 ( 30 ) /**< Pin Number for PA30 */
|
||
|
#define PIN_PA31 ( 31 ) /**< Pin Number for PA31 */
|
||
|
#define PIN_PB00 ( 32 ) /**< Pin Number for PB00 */
|
||
|
#define PIN_PB01 ( 33 ) /**< Pin Number for PB01 */
|
||
|
#define PIN_PB02 ( 34 ) /**< Pin Number for PB02 */
|
||
|
#define PIN_PB03 ( 35 ) /**< Pin Number for PB03 */
|
||
|
#define PIN_PB04 ( 36 ) /**< Pin Number for PB04 */
|
||
|
#define PIN_PB05 ( 37 ) /**< Pin Number for PB05 */
|
||
|
#define PIN_PB06 ( 38 ) /**< Pin Number for PB06 */
|
||
|
#define PIN_PB07 ( 39 ) /**< Pin Number for PB07 */
|
||
|
#define PIN_PB08 ( 40 ) /**< Pin Number for PB08 */
|
||
|
#define PIN_PB09 ( 41 ) /**< Pin Number for PB09 */
|
||
|
#define PIN_PB10 ( 42 ) /**< Pin Number for PB10 */
|
||
|
#define PIN_PB11 ( 43 ) /**< Pin Number for PB11 */
|
||
|
#define PIN_PB12 ( 44 ) /**< Pin Number for PB12 */
|
||
|
#define PIN_PB13 ( 45 ) /**< Pin Number for PB13 */
|
||
|
#define PIN_PB14 ( 46 ) /**< Pin Number for PB14 */
|
||
|
#define PIN_PB15 ( 47 ) /**< Pin Number for PB15 */
|
||
|
#define PIN_PB16 ( 48 ) /**< Pin Number for PB16 */
|
||
|
#define PIN_PB17 ( 49 ) /**< Pin Number for PB17 */
|
||
|
#define PIN_PB22 ( 54 ) /**< Pin Number for PB22 */
|
||
|
#define PIN_PB23 ( 55 ) /**< Pin Number for PB23 */
|
||
|
#define PIN_PB30 ( 62 ) /**< Pin Number for PB30 */
|
||
|
#define PIN_PB31 ( 63 ) /**< Pin Number for PB31 */
|
||
|
|
||
|
/* ========== Peripheral I/O masks ========== */
|
||
|
#define PORT_PA00 (_U_(1) << 0) /**< PORT mask for PA00 */
|
||
|
#define PORT_PA01 (_U_(1) << 1) /**< PORT mask for PA01 */
|
||
|
#define PORT_PA02 (_U_(1) << 2) /**< PORT mask for PA02 */
|
||
|
#define PORT_PA03 (_U_(1) << 3) /**< PORT mask for PA03 */
|
||
|
#define PORT_PA04 (_U_(1) << 4) /**< PORT mask for PA04 */
|
||
|
#define PORT_PA05 (_U_(1) << 5) /**< PORT mask for PA05 */
|
||
|
#define PORT_PA06 (_U_(1) << 6) /**< PORT mask for PA06 */
|
||
|
#define PORT_PA07 (_U_(1) << 7) /**< PORT mask for PA07 */
|
||
|
#define PORT_PA08 (_U_(1) << 8) /**< PORT mask for PA08 */
|
||
|
#define PORT_PA09 (_U_(1) << 9) /**< PORT mask for PA09 */
|
||
|
#define PORT_PA10 (_U_(1) << 10) /**< PORT mask for PA10 */
|
||
|
#define PORT_PA11 (_U_(1) << 11) /**< PORT mask for PA11 */
|
||
|
#define PORT_PA12 (_U_(1) << 12) /**< PORT mask for PA12 */
|
||
|
#define PORT_PA13 (_U_(1) << 13) /**< PORT mask for PA13 */
|
||
|
#define PORT_PA14 (_U_(1) << 14) /**< PORT mask for PA14 */
|
||
|
#define PORT_PA15 (_U_(1) << 15) /**< PORT mask for PA15 */
|
||
|
#define PORT_PA16 (_U_(1) << 16) /**< PORT mask for PA16 */
|
||
|
#define PORT_PA17 (_U_(1) << 17) /**< PORT mask for PA17 */
|
||
|
#define PORT_PA18 (_U_(1) << 18) /**< PORT mask for PA18 */
|
||
|
#define PORT_PA19 (_U_(1) << 19) /**< PORT mask for PA19 */
|
||
|
#define PORT_PA20 (_U_(1) << 20) /**< PORT mask for PA20 */
|
||
|
#define PORT_PA21 (_U_(1) << 21) /**< PORT mask for PA21 */
|
||
|
#define PORT_PA22 (_U_(1) << 22) /**< PORT mask for PA22 */
|
||
|
#define PORT_PA23 (_U_(1) << 23) /**< PORT mask for PA23 */
|
||
|
#define PORT_PA24 (_U_(1) << 24) /**< PORT mask for PA24 */
|
||
|
#define PORT_PA25 (_U_(1) << 25) /**< PORT mask for PA25 */
|
||
|
#define PORT_PA27 (_U_(1) << 27) /**< PORT mask for PA27 */
|
||
|
#define PORT_PA30 (_U_(1) << 30) /**< PORT mask for PA30 */
|
||
|
#define PORT_PA31 (_U_(1) << 31) /**< PORT mask for PA31 */
|
||
|
#define PORT_PB00 (_U_(1) << 0) /**< PORT mask for PB00 */
|
||
|
#define PORT_PB01 (_U_(1) << 1) /**< PORT mask for PB01 */
|
||
|
#define PORT_PB02 (_U_(1) << 2) /**< PORT mask for PB02 */
|
||
|
#define PORT_PB03 (_U_(1) << 3) /**< PORT mask for PB03 */
|
||
|
#define PORT_PB04 (_U_(1) << 4) /**< PORT mask for PB04 */
|
||
|
#define PORT_PB05 (_U_(1) << 5) /**< PORT mask for PB05 */
|
||
|
#define PORT_PB06 (_U_(1) << 6) /**< PORT mask for PB06 */
|
||
|
#define PORT_PB07 (_U_(1) << 7) /**< PORT mask for PB07 */
|
||
|
#define PORT_PB08 (_U_(1) << 8) /**< PORT mask for PB08 */
|
||
|
#define PORT_PB09 (_U_(1) << 9) /**< PORT mask for PB09 */
|
||
|
#define PORT_PB10 (_U_(1) << 10) /**< PORT mask for PB10 */
|
||
|
#define PORT_PB11 (_U_(1) << 11) /**< PORT mask for PB11 */
|
||
|
#define PORT_PB12 (_U_(1) << 12) /**< PORT mask for PB12 */
|
||
|
#define PORT_PB13 (_U_(1) << 13) /**< PORT mask for PB13 */
|
||
|
#define PORT_PB14 (_U_(1) << 14) /**< PORT mask for PB14 */
|
||
|
#define PORT_PB15 (_U_(1) << 15) /**< PORT mask for PB15 */
|
||
|
#define PORT_PB16 (_U_(1) << 16) /**< PORT mask for PB16 */
|
||
|
#define PORT_PB17 (_U_(1) << 17) /**< PORT mask for PB17 */
|
||
|
#define PORT_PB22 (_U_(1) << 22) /**< PORT mask for PB22 */
|
||
|
#define PORT_PB23 (_U_(1) << 23) /**< PORT mask for PB23 */
|
||
|
#define PORT_PB30 (_U_(1) << 30) /**< PORT mask for PB30 */
|
||
|
#define PORT_PB31 (_U_(1) << 31) /**< PORT mask for PB31 */
|
||
|
|
||
|
/* ========== PORT definition for AC peripheral ========== */
|
||
|
#define PIN_PA04B_AC_AIN0 _UL_(4)
|
||
|
#define MUX_PA04B_AC_AIN0 _UL_(1)
|
||
|
#define PINMUX_PA04B_AC_AIN0 ((PIN_PA04B_AC_AIN0 << 16) | MUX_PA04B_AC_AIN0)
|
||
|
#define PORT_PA04B_AC_AIN0 (_UL_(1) << 4)
|
||
|
|
||
|
#define PIN_PA05B_AC_AIN1 _UL_(5)
|
||
|
#define MUX_PA05B_AC_AIN1 _UL_(1)
|
||
|
#define PINMUX_PA05B_AC_AIN1 ((PIN_PA05B_AC_AIN1 << 16) | MUX_PA05B_AC_AIN1)
|
||
|
#define PORT_PA05B_AC_AIN1 (_UL_(1) << 5)
|
||
|
|
||
|
#define PIN_PA06B_AC_AIN2 _UL_(6)
|
||
|
#define MUX_PA06B_AC_AIN2 _UL_(1)
|
||
|
#define PINMUX_PA06B_AC_AIN2 ((PIN_PA06B_AC_AIN2 << 16) | MUX_PA06B_AC_AIN2)
|
||
|
#define PORT_PA06B_AC_AIN2 (_UL_(1) << 6)
|
||
|
|
||
|
#define PIN_PA07B_AC_AIN3 _UL_(7)
|
||
|
#define MUX_PA07B_AC_AIN3 _UL_(1)
|
||
|
#define PINMUX_PA07B_AC_AIN3 ((PIN_PA07B_AC_AIN3 << 16) | MUX_PA07B_AC_AIN3)
|
||
|
#define PORT_PA07B_AC_AIN3 (_UL_(1) << 7)
|
||
|
|
||
|
#define PIN_PA12M_AC_CMP0 _UL_(12)
|
||
|
#define MUX_PA12M_AC_CMP0 _UL_(12)
|
||
|
#define PINMUX_PA12M_AC_CMP0 ((PIN_PA12M_AC_CMP0 << 16) | MUX_PA12M_AC_CMP0)
|
||
|
#define PORT_PA12M_AC_CMP0 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PA18M_AC_CMP0 _UL_(18)
|
||
|
#define MUX_PA18M_AC_CMP0 _UL_(12)
|
||
|
#define PINMUX_PA18M_AC_CMP0 ((PIN_PA18M_AC_CMP0 << 16) | MUX_PA18M_AC_CMP0)
|
||
|
#define PORT_PA18M_AC_CMP0 (_UL_(1) << 18)
|
||
|
|
||
|
#define PIN_PA13M_AC_CMP1 _UL_(13)
|
||
|
#define MUX_PA13M_AC_CMP1 _UL_(12)
|
||
|
#define PINMUX_PA13M_AC_CMP1 ((PIN_PA13M_AC_CMP1 << 16) | MUX_PA13M_AC_CMP1)
|
||
|
#define PORT_PA13M_AC_CMP1 (_UL_(1) << 13)
|
||
|
|
||
|
#define PIN_PA19M_AC_CMP1 _UL_(19)
|
||
|
#define MUX_PA19M_AC_CMP1 _UL_(12)
|
||
|
#define PINMUX_PA19M_AC_CMP1 ((PIN_PA19M_AC_CMP1 << 16) | MUX_PA19M_AC_CMP1)
|
||
|
#define PORT_PA19M_AC_CMP1 (_UL_(1) << 19)
|
||
|
|
||
|
/* ========== PORT definition for ADC0 peripheral ========== */
|
||
|
#define PIN_PA02B_ADC0_AIN0 _UL_(2)
|
||
|
#define MUX_PA02B_ADC0_AIN0 _UL_(1)
|
||
|
#define PINMUX_PA02B_ADC0_AIN0 ((PIN_PA02B_ADC0_AIN0 << 16) | MUX_PA02B_ADC0_AIN0)
|
||
|
#define PORT_PA02B_ADC0_AIN0 (_UL_(1) << 2)
|
||
|
|
||
|
#define PIN_PA03B_ADC0_AIN1 _UL_(3)
|
||
|
#define MUX_PA03B_ADC0_AIN1 _UL_(1)
|
||
|
#define PINMUX_PA03B_ADC0_AIN1 ((PIN_PA03B_ADC0_AIN1 << 16) | MUX_PA03B_ADC0_AIN1)
|
||
|
#define PORT_PA03B_ADC0_AIN1 (_UL_(1) << 3)
|
||
|
|
||
|
#define PIN_PB08B_ADC0_AIN2 _UL_(40)
|
||
|
#define MUX_PB08B_ADC0_AIN2 _UL_(1)
|
||
|
#define PINMUX_PB08B_ADC0_AIN2 ((PIN_PB08B_ADC0_AIN2 << 16) | MUX_PB08B_ADC0_AIN2)
|
||
|
#define PORT_PB08B_ADC0_AIN2 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PB09B_ADC0_AIN3 _UL_(41)
|
||
|
#define MUX_PB09B_ADC0_AIN3 _UL_(1)
|
||
|
#define PINMUX_PB09B_ADC0_AIN3 ((PIN_PB09B_ADC0_AIN3 << 16) | MUX_PB09B_ADC0_AIN3)
|
||
|
#define PORT_PB09B_ADC0_AIN3 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA04B_ADC0_AIN4 _UL_(4)
|
||
|
#define MUX_PA04B_ADC0_AIN4 _UL_(1)
|
||
|
#define PINMUX_PA04B_ADC0_AIN4 ((PIN_PA04B_ADC0_AIN4 << 16) | MUX_PA04B_ADC0_AIN4)
|
||
|
#define PORT_PA04B_ADC0_AIN4 (_UL_(1) << 4)
|
||
|
|
||
|
#define PIN_PA05B_ADC0_AIN5 _UL_(5)
|
||
|
#define MUX_PA05B_ADC0_AIN5 _UL_(1)
|
||
|
#define PINMUX_PA05B_ADC0_AIN5 ((PIN_PA05B_ADC0_AIN5 << 16) | MUX_PA05B_ADC0_AIN5)
|
||
|
#define PORT_PA05B_ADC0_AIN5 (_UL_(1) << 5)
|
||
|
|
||
|
#define PIN_PA06B_ADC0_AIN6 _UL_(6)
|
||
|
#define MUX_PA06B_ADC0_AIN6 _UL_(1)
|
||
|
#define PINMUX_PA06B_ADC0_AIN6 ((PIN_PA06B_ADC0_AIN6 << 16) | MUX_PA06B_ADC0_AIN6)
|
||
|
#define PORT_PA06B_ADC0_AIN6 (_UL_(1) << 6)
|
||
|
|
||
|
#define PIN_PA07B_ADC0_AIN7 _UL_(7)
|
||
|
#define MUX_PA07B_ADC0_AIN7 _UL_(1)
|
||
|
#define PINMUX_PA07B_ADC0_AIN7 ((PIN_PA07B_ADC0_AIN7 << 16) | MUX_PA07B_ADC0_AIN7)
|
||
|
#define PORT_PA07B_ADC0_AIN7 (_UL_(1) << 7)
|
||
|
|
||
|
#define PIN_PA08B_ADC0_AIN8 _UL_(8)
|
||
|
#define MUX_PA08B_ADC0_AIN8 _UL_(1)
|
||
|
#define PINMUX_PA08B_ADC0_AIN8 ((PIN_PA08B_ADC0_AIN8 << 16) | MUX_PA08B_ADC0_AIN8)
|
||
|
#define PORT_PA08B_ADC0_AIN8 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PA09B_ADC0_AIN9 _UL_(9)
|
||
|
#define MUX_PA09B_ADC0_AIN9 _UL_(1)
|
||
|
#define PINMUX_PA09B_ADC0_AIN9 ((PIN_PA09B_ADC0_AIN9 << 16) | MUX_PA09B_ADC0_AIN9)
|
||
|
#define PORT_PA09B_ADC0_AIN9 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA10B_ADC0_AIN10 _UL_(10)
|
||
|
#define MUX_PA10B_ADC0_AIN10 _UL_(1)
|
||
|
#define PINMUX_PA10B_ADC0_AIN10 ((PIN_PA10B_ADC0_AIN10 << 16) | MUX_PA10B_ADC0_AIN10)
|
||
|
#define PORT_PA10B_ADC0_AIN10 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA11B_ADC0_AIN11 _UL_(11)
|
||
|
#define MUX_PA11B_ADC0_AIN11 _UL_(1)
|
||
|
#define PINMUX_PA11B_ADC0_AIN11 ((PIN_PA11B_ADC0_AIN11 << 16) | MUX_PA11B_ADC0_AIN11)
|
||
|
#define PORT_PA11B_ADC0_AIN11 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PB00B_ADC0_AIN12 _UL_(32)
|
||
|
#define MUX_PB00B_ADC0_AIN12 _UL_(1)
|
||
|
#define PINMUX_PB00B_ADC0_AIN12 ((PIN_PB00B_ADC0_AIN12 << 16) | MUX_PB00B_ADC0_AIN12)
|
||
|
#define PORT_PB00B_ADC0_AIN12 (_UL_(1) << 0)
|
||
|
|
||
|
#define PIN_PB01B_ADC0_AIN13 _UL_(33)
|
||
|
#define MUX_PB01B_ADC0_AIN13 _UL_(1)
|
||
|
#define PINMUX_PB01B_ADC0_AIN13 ((PIN_PB01B_ADC0_AIN13 << 16) | MUX_PB01B_ADC0_AIN13)
|
||
|
#define PORT_PB01B_ADC0_AIN13 (_UL_(1) << 1)
|
||
|
|
||
|
#define PIN_PB02B_ADC0_AIN14 _UL_(34)
|
||
|
#define MUX_PB02B_ADC0_AIN14 _UL_(1)
|
||
|
#define PINMUX_PB02B_ADC0_AIN14 ((PIN_PB02B_ADC0_AIN14 << 16) | MUX_PB02B_ADC0_AIN14)
|
||
|
#define PORT_PB02B_ADC0_AIN14 (_UL_(1) << 2)
|
||
|
|
||
|
#define PIN_PB03B_ADC0_AIN15 _UL_(35)
|
||
|
#define MUX_PB03B_ADC0_AIN15 _UL_(1)
|
||
|
#define PINMUX_PB03B_ADC0_AIN15 ((PIN_PB03B_ADC0_AIN15 << 16) | MUX_PB03B_ADC0_AIN15)
|
||
|
#define PORT_PB03B_ADC0_AIN15 (_UL_(1) << 3)
|
||
|
|
||
|
#define PIN_PA03B_ADC0_VREFA _UL_(3)
|
||
|
#define MUX_PA03B_ADC0_VREFA _UL_(1)
|
||
|
#define PINMUX_PA03B_ADC0_VREFA ((PIN_PA03B_ADC0_VREFA << 16) | MUX_PA03B_ADC0_VREFA)
|
||
|
#define PORT_PA03B_ADC0_VREFA (_UL_(1) << 3)
|
||
|
|
||
|
#define PIN_PA04B_ADC0_VREFB _UL_(4)
|
||
|
#define MUX_PA04B_ADC0_VREFB _UL_(1)
|
||
|
#define PINMUX_PA04B_ADC0_VREFB ((PIN_PA04B_ADC0_VREFB << 16) | MUX_PA04B_ADC0_VREFB)
|
||
|
#define PORT_PA04B_ADC0_VREFB (_UL_(1) << 4)
|
||
|
|
||
|
#define PIN_PA06B_ADC0_VREFC _UL_(6)
|
||
|
#define MUX_PA06B_ADC0_VREFC _UL_(1)
|
||
|
#define PINMUX_PA06B_ADC0_VREFC ((PIN_PA06B_ADC0_VREFC << 16) | MUX_PA06B_ADC0_VREFC)
|
||
|
#define PORT_PA06B_ADC0_VREFC (_UL_(1) << 6)
|
||
|
|
||
|
#define PIN_PA03B_ADC0_X0 _UL_(3)
|
||
|
#define MUX_PA03B_ADC0_X0 _UL_(1)
|
||
|
#define PINMUX_PA03B_ADC0_X0 ((PIN_PA03B_ADC0_X0 << 16) | MUX_PA03B_ADC0_X0)
|
||
|
#define PORT_PA03B_ADC0_X0 (_UL_(1) << 3)
|
||
|
|
||
|
#define PIN_PB08B_ADC0_X1 _UL_(40)
|
||
|
#define MUX_PB08B_ADC0_X1 _UL_(1)
|
||
|
#define PINMUX_PB08B_ADC0_X1 ((PIN_PB08B_ADC0_X1 << 16) | MUX_PB08B_ADC0_X1)
|
||
|
#define PORT_PB08B_ADC0_X1 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PB09B_ADC0_X2 _UL_(41)
|
||
|
#define MUX_PB09B_ADC0_X2 _UL_(1)
|
||
|
#define PINMUX_PB09B_ADC0_X2 ((PIN_PB09B_ADC0_X2 << 16) | MUX_PB09B_ADC0_X2)
|
||
|
#define PORT_PB09B_ADC0_X2 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA04B_ADC0_X3 _UL_(4)
|
||
|
#define MUX_PA04B_ADC0_X3 _UL_(1)
|
||
|
#define PINMUX_PA04B_ADC0_X3 ((PIN_PA04B_ADC0_X3 << 16) | MUX_PA04B_ADC0_X3)
|
||
|
#define PORT_PA04B_ADC0_X3 (_UL_(1) << 4)
|
||
|
|
||
|
#define PIN_PA06B_ADC0_X4 _UL_(6)
|
||
|
#define MUX_PA06B_ADC0_X4 _UL_(1)
|
||
|
#define PINMUX_PA06B_ADC0_X4 ((PIN_PA06B_ADC0_X4 << 16) | MUX_PA06B_ADC0_X4)
|
||
|
#define PORT_PA06B_ADC0_X4 (_UL_(1) << 6)
|
||
|
|
||
|
#define PIN_PA07B_ADC0_X5 _UL_(7)
|
||
|
#define MUX_PA07B_ADC0_X5 _UL_(1)
|
||
|
#define PINMUX_PA07B_ADC0_X5 ((PIN_PA07B_ADC0_X5 << 16) | MUX_PA07B_ADC0_X5)
|
||
|
#define PORT_PA07B_ADC0_X5 (_UL_(1) << 7)
|
||
|
|
||
|
#define PIN_PA08B_ADC0_X6 _UL_(8)
|
||
|
#define MUX_PA08B_ADC0_X6 _UL_(1)
|
||
|
#define PINMUX_PA08B_ADC0_X6 ((PIN_PA08B_ADC0_X6 << 16) | MUX_PA08B_ADC0_X6)
|
||
|
#define PORT_PA08B_ADC0_X6 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PA09B_ADC0_X7 _UL_(9)
|
||
|
#define MUX_PA09B_ADC0_X7 _UL_(1)
|
||
|
#define PINMUX_PA09B_ADC0_X7 ((PIN_PA09B_ADC0_X7 << 16) | MUX_PA09B_ADC0_X7)
|
||
|
#define PORT_PA09B_ADC0_X7 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA10B_ADC0_X8 _UL_(10)
|
||
|
#define MUX_PA10B_ADC0_X8 _UL_(1)
|
||
|
#define PINMUX_PA10B_ADC0_X8 ((PIN_PA10B_ADC0_X8 << 16) | MUX_PA10B_ADC0_X8)
|
||
|
#define PORT_PA10B_ADC0_X8 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA11B_ADC0_X9 _UL_(11)
|
||
|
#define MUX_PA11B_ADC0_X9 _UL_(1)
|
||
|
#define PINMUX_PA11B_ADC0_X9 ((PIN_PA11B_ADC0_X9 << 16) | MUX_PA11B_ADC0_X9)
|
||
|
#define PORT_PA11B_ADC0_X9 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA16B_ADC0_X10 _UL_(16)
|
||
|
#define MUX_PA16B_ADC0_X10 _UL_(1)
|
||
|
#define PINMUX_PA16B_ADC0_X10 ((PIN_PA16B_ADC0_X10 << 16) | MUX_PA16B_ADC0_X10)
|
||
|
#define PORT_PA16B_ADC0_X10 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PA17B_ADC0_X11 _UL_(17)
|
||
|
#define MUX_PA17B_ADC0_X11 _UL_(1)
|
||
|
#define PINMUX_PA17B_ADC0_X11 ((PIN_PA17B_ADC0_X11 << 16) | MUX_PA17B_ADC0_X11)
|
||
|
#define PORT_PA17B_ADC0_X11 (_UL_(1) << 17)
|
||
|
|
||
|
#define PIN_PA18B_ADC0_X12 _UL_(18)
|
||
|
#define MUX_PA18B_ADC0_X12 _UL_(1)
|
||
|
#define PINMUX_PA18B_ADC0_X12 ((PIN_PA18B_ADC0_X12 << 16) | MUX_PA18B_ADC0_X12)
|
||
|
#define PORT_PA18B_ADC0_X12 (_UL_(1) << 18)
|
||
|
|
||
|
#define PIN_PA19B_ADC0_X13 _UL_(19)
|
||
|
#define MUX_PA19B_ADC0_X13 _UL_(1)
|
||
|
#define PINMUX_PA19B_ADC0_X13 ((PIN_PA19B_ADC0_X13 << 16) | MUX_PA19B_ADC0_X13)
|
||
|
#define PORT_PA19B_ADC0_X13 (_UL_(1) << 19)
|
||
|
|
||
|
#define PIN_PA20B_ADC0_X14 _UL_(20)
|
||
|
#define MUX_PA20B_ADC0_X14 _UL_(1)
|
||
|
#define PINMUX_PA20B_ADC0_X14 ((PIN_PA20B_ADC0_X14 << 16) | MUX_PA20B_ADC0_X14)
|
||
|
#define PORT_PA20B_ADC0_X14 (_UL_(1) << 20)
|
||
|
|
||
|
#define PIN_PA21B_ADC0_X15 _UL_(21)
|
||
|
#define MUX_PA21B_ADC0_X15 _UL_(1)
|
||
|
#define PINMUX_PA21B_ADC0_X15 ((PIN_PA21B_ADC0_X15 << 16) | MUX_PA21B_ADC0_X15)
|
||
|
#define PORT_PA21B_ADC0_X15 (_UL_(1) << 21)
|
||
|
|
||
|
#define PIN_PA22B_ADC0_X16 _UL_(22)
|
||
|
#define MUX_PA22B_ADC0_X16 _UL_(1)
|
||
|
#define PINMUX_PA22B_ADC0_X16 ((PIN_PA22B_ADC0_X16 << 16) | MUX_PA22B_ADC0_X16)
|
||
|
#define PORT_PA22B_ADC0_X16 (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PA23B_ADC0_X17 _UL_(23)
|
||
|
#define MUX_PA23B_ADC0_X17 _UL_(1)
|
||
|
#define PINMUX_PA23B_ADC0_X17 ((PIN_PA23B_ADC0_X17 << 16) | MUX_PA23B_ADC0_X17)
|
||
|
#define PORT_PA23B_ADC0_X17 (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PA27B_ADC0_X18 _UL_(27)
|
||
|
#define MUX_PA27B_ADC0_X18 _UL_(1)
|
||
|
#define PINMUX_PA27B_ADC0_X18 ((PIN_PA27B_ADC0_X18 << 16) | MUX_PA27B_ADC0_X18)
|
||
|
#define PORT_PA27B_ADC0_X18 (_UL_(1) << 27)
|
||
|
|
||
|
#define PIN_PA30B_ADC0_X19 _UL_(30)
|
||
|
#define MUX_PA30B_ADC0_X19 _UL_(1)
|
||
|
#define PINMUX_PA30B_ADC0_X19 ((PIN_PA30B_ADC0_X19 << 16) | MUX_PA30B_ADC0_X19)
|
||
|
#define PORT_PA30B_ADC0_X19 (_UL_(1) << 30)
|
||
|
|
||
|
#define PIN_PB02B_ADC0_X20 _UL_(34)
|
||
|
#define MUX_PB02B_ADC0_X20 _UL_(1)
|
||
|
#define PINMUX_PB02B_ADC0_X20 ((PIN_PB02B_ADC0_X20 << 16) | MUX_PB02B_ADC0_X20)
|
||
|
#define PORT_PB02B_ADC0_X20 (_UL_(1) << 2)
|
||
|
|
||
|
#define PIN_PB03B_ADC0_X21 _UL_(35)
|
||
|
#define MUX_PB03B_ADC0_X21 _UL_(1)
|
||
|
#define PINMUX_PB03B_ADC0_X21 ((PIN_PB03B_ADC0_X21 << 16) | MUX_PB03B_ADC0_X21)
|
||
|
#define PORT_PB03B_ADC0_X21 (_UL_(1) << 3)
|
||
|
|
||
|
#define PIN_PB04B_ADC0_X22 _UL_(36)
|
||
|
#define MUX_PB04B_ADC0_X22 _UL_(1)
|
||
|
#define PINMUX_PB04B_ADC0_X22 ((PIN_PB04B_ADC0_X22 << 16) | MUX_PB04B_ADC0_X22)
|
||
|
#define PORT_PB04B_ADC0_X22 (_UL_(1) << 4)
|
||
|
|
||
|
#define PIN_PB05B_ADC0_X23 _UL_(37)
|
||
|
#define MUX_PB05B_ADC0_X23 _UL_(1)
|
||
|
#define PINMUX_PB05B_ADC0_X23 ((PIN_PB05B_ADC0_X23 << 16) | MUX_PB05B_ADC0_X23)
|
||
|
#define PORT_PB05B_ADC0_X23 (_UL_(1) << 5)
|
||
|
|
||
|
#define PIN_PB06B_ADC0_X24 _UL_(38)
|
||
|
#define MUX_PB06B_ADC0_X24 _UL_(1)
|
||
|
#define PINMUX_PB06B_ADC0_X24 ((PIN_PB06B_ADC0_X24 << 16) | MUX_PB06B_ADC0_X24)
|
||
|
#define PORT_PB06B_ADC0_X24 (_UL_(1) << 6)
|
||
|
|
||
|
#define PIN_PB07B_ADC0_X25 _UL_(39)
|
||
|
#define MUX_PB07B_ADC0_X25 _UL_(1)
|
||
|
#define PINMUX_PB07B_ADC0_X25 ((PIN_PB07B_ADC0_X25 << 16) | MUX_PB07B_ADC0_X25)
|
||
|
#define PORT_PB07B_ADC0_X25 (_UL_(1) << 7)
|
||
|
|
||
|
#define PIN_PB12B_ADC0_X26 _UL_(44)
|
||
|
#define MUX_PB12B_ADC0_X26 _UL_(1)
|
||
|
#define PINMUX_PB12B_ADC0_X26 ((PIN_PB12B_ADC0_X26 << 16) | MUX_PB12B_ADC0_X26)
|
||
|
#define PORT_PB12B_ADC0_X26 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PB13B_ADC0_X27 _UL_(45)
|
||
|
#define MUX_PB13B_ADC0_X27 _UL_(1)
|
||
|
#define PINMUX_PB13B_ADC0_X27 ((PIN_PB13B_ADC0_X27 << 16) | MUX_PB13B_ADC0_X27)
|
||
|
#define PORT_PB13B_ADC0_X27 (_UL_(1) << 13)
|
||
|
|
||
|
#define PIN_PB14B_ADC0_X28 _UL_(46)
|
||
|
#define MUX_PB14B_ADC0_X28 _UL_(1)
|
||
|
#define PINMUX_PB14B_ADC0_X28 ((PIN_PB14B_ADC0_X28 << 16) | MUX_PB14B_ADC0_X28)
|
||
|
#define PORT_PB14B_ADC0_X28 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PB15B_ADC0_X29 _UL_(47)
|
||
|
#define MUX_PB15B_ADC0_X29 _UL_(1)
|
||
|
#define PINMUX_PB15B_ADC0_X29 ((PIN_PB15B_ADC0_X29 << 16) | MUX_PB15B_ADC0_X29)
|
||
|
#define PORT_PB15B_ADC0_X29 (_UL_(1) << 15)
|
||
|
|
||
|
#define PIN_PB00B_ADC0_X30 _UL_(32)
|
||
|
#define MUX_PB00B_ADC0_X30 _UL_(1)
|
||
|
#define PINMUX_PB00B_ADC0_X30 ((PIN_PB00B_ADC0_X30 << 16) | MUX_PB00B_ADC0_X30)
|
||
|
#define PORT_PB00B_ADC0_X30 (_UL_(1) << 0)
|
||
|
|
||
|
#define PIN_PB01B_ADC0_X31 _UL_(33)
|
||
|
#define MUX_PB01B_ADC0_X31 _UL_(1)
|
||
|
#define PINMUX_PB01B_ADC0_X31 ((PIN_PB01B_ADC0_X31 << 16) | MUX_PB01B_ADC0_X31)
|
||
|
#define PORT_PB01B_ADC0_X31 (_UL_(1) << 1)
|
||
|
|
||
|
#define PIN_PA03B_ADC0_Y0 _UL_(3)
|
||
|
#define MUX_PA03B_ADC0_Y0 _UL_(1)
|
||
|
#define PINMUX_PA03B_ADC0_Y0 ((PIN_PA03B_ADC0_Y0 << 16) | MUX_PA03B_ADC0_Y0)
|
||
|
#define PORT_PA03B_ADC0_Y0 (_UL_(1) << 3)
|
||
|
|
||
|
#define PIN_PB08B_ADC0_Y1 _UL_(40)
|
||
|
#define MUX_PB08B_ADC0_Y1 _UL_(1)
|
||
|
#define PINMUX_PB08B_ADC0_Y1 ((PIN_PB08B_ADC0_Y1 << 16) | MUX_PB08B_ADC0_Y1)
|
||
|
#define PORT_PB08B_ADC0_Y1 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PB09B_ADC0_Y2 _UL_(41)
|
||
|
#define MUX_PB09B_ADC0_Y2 _UL_(1)
|
||
|
#define PINMUX_PB09B_ADC0_Y2 ((PIN_PB09B_ADC0_Y2 << 16) | MUX_PB09B_ADC0_Y2)
|
||
|
#define PORT_PB09B_ADC0_Y2 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA04B_ADC0_Y3 _UL_(4)
|
||
|
#define MUX_PA04B_ADC0_Y3 _UL_(1)
|
||
|
#define PINMUX_PA04B_ADC0_Y3 ((PIN_PA04B_ADC0_Y3 << 16) | MUX_PA04B_ADC0_Y3)
|
||
|
#define PORT_PA04B_ADC0_Y3 (_UL_(1) << 4)
|
||
|
|
||
|
#define PIN_PA06B_ADC0_Y4 _UL_(6)
|
||
|
#define MUX_PA06B_ADC0_Y4 _UL_(1)
|
||
|
#define PINMUX_PA06B_ADC0_Y4 ((PIN_PA06B_ADC0_Y4 << 16) | MUX_PA06B_ADC0_Y4)
|
||
|
#define PORT_PA06B_ADC0_Y4 (_UL_(1) << 6)
|
||
|
|
||
|
#define PIN_PA07B_ADC0_Y5 _UL_(7)
|
||
|
#define MUX_PA07B_ADC0_Y5 _UL_(1)
|
||
|
#define PINMUX_PA07B_ADC0_Y5 ((PIN_PA07B_ADC0_Y5 << 16) | MUX_PA07B_ADC0_Y5)
|
||
|
#define PORT_PA07B_ADC0_Y5 (_UL_(1) << 7)
|
||
|
|
||
|
#define PIN_PA08B_ADC0_Y6 _UL_(8)
|
||
|
#define MUX_PA08B_ADC0_Y6 _UL_(1)
|
||
|
#define PINMUX_PA08B_ADC0_Y6 ((PIN_PA08B_ADC0_Y6 << 16) | MUX_PA08B_ADC0_Y6)
|
||
|
#define PORT_PA08B_ADC0_Y6 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PA09B_ADC0_Y7 _UL_(9)
|
||
|
#define MUX_PA09B_ADC0_Y7 _UL_(1)
|
||
|
#define PINMUX_PA09B_ADC0_Y7 ((PIN_PA09B_ADC0_Y7 << 16) | MUX_PA09B_ADC0_Y7)
|
||
|
#define PORT_PA09B_ADC0_Y7 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA10B_ADC0_Y8 _UL_(10)
|
||
|
#define MUX_PA10B_ADC0_Y8 _UL_(1)
|
||
|
#define PINMUX_PA10B_ADC0_Y8 ((PIN_PA10B_ADC0_Y8 << 16) | MUX_PA10B_ADC0_Y8)
|
||
|
#define PORT_PA10B_ADC0_Y8 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA11B_ADC0_Y9 _UL_(11)
|
||
|
#define MUX_PA11B_ADC0_Y9 _UL_(1)
|
||
|
#define PINMUX_PA11B_ADC0_Y9 ((PIN_PA11B_ADC0_Y9 << 16) | MUX_PA11B_ADC0_Y9)
|
||
|
#define PORT_PA11B_ADC0_Y9 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA16B_ADC0_Y10 _UL_(16)
|
||
|
#define MUX_PA16B_ADC0_Y10 _UL_(1)
|
||
|
#define PINMUX_PA16B_ADC0_Y10 ((PIN_PA16B_ADC0_Y10 << 16) | MUX_PA16B_ADC0_Y10)
|
||
|
#define PORT_PA16B_ADC0_Y10 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PA17B_ADC0_Y11 _UL_(17)
|
||
|
#define MUX_PA17B_ADC0_Y11 _UL_(1)
|
||
|
#define PINMUX_PA17B_ADC0_Y11 ((PIN_PA17B_ADC0_Y11 << 16) | MUX_PA17B_ADC0_Y11)
|
||
|
#define PORT_PA17B_ADC0_Y11 (_UL_(1) << 17)
|
||
|
|
||
|
#define PIN_PA18B_ADC0_Y12 _UL_(18)
|
||
|
#define MUX_PA18B_ADC0_Y12 _UL_(1)
|
||
|
#define PINMUX_PA18B_ADC0_Y12 ((PIN_PA18B_ADC0_Y12 << 16) | MUX_PA18B_ADC0_Y12)
|
||
|
#define PORT_PA18B_ADC0_Y12 (_UL_(1) << 18)
|
||
|
|
||
|
#define PIN_PA19B_ADC0_Y13 _UL_(19)
|
||
|
#define MUX_PA19B_ADC0_Y13 _UL_(1)
|
||
|
#define PINMUX_PA19B_ADC0_Y13 ((PIN_PA19B_ADC0_Y13 << 16) | MUX_PA19B_ADC0_Y13)
|
||
|
#define PORT_PA19B_ADC0_Y13 (_UL_(1) << 19)
|
||
|
|
||
|
#define PIN_PA20B_ADC0_Y14 _UL_(20)
|
||
|
#define MUX_PA20B_ADC0_Y14 _UL_(1)
|
||
|
#define PINMUX_PA20B_ADC0_Y14 ((PIN_PA20B_ADC0_Y14 << 16) | MUX_PA20B_ADC0_Y14)
|
||
|
#define PORT_PA20B_ADC0_Y14 (_UL_(1) << 20)
|
||
|
|
||
|
#define PIN_PA21B_ADC0_Y15 _UL_(21)
|
||
|
#define MUX_PA21B_ADC0_Y15 _UL_(1)
|
||
|
#define PINMUX_PA21B_ADC0_Y15 ((PIN_PA21B_ADC0_Y15 << 16) | MUX_PA21B_ADC0_Y15)
|
||
|
#define PORT_PA21B_ADC0_Y15 (_UL_(1) << 21)
|
||
|
|
||
|
#define PIN_PA22B_ADC0_Y16 _UL_(22)
|
||
|
#define MUX_PA22B_ADC0_Y16 _UL_(1)
|
||
|
#define PINMUX_PA22B_ADC0_Y16 ((PIN_PA22B_ADC0_Y16 << 16) | MUX_PA22B_ADC0_Y16)
|
||
|
#define PORT_PA22B_ADC0_Y16 (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PA23B_ADC0_Y17 _UL_(23)
|
||
|
#define MUX_PA23B_ADC0_Y17 _UL_(1)
|
||
|
#define PINMUX_PA23B_ADC0_Y17 ((PIN_PA23B_ADC0_Y17 << 16) | MUX_PA23B_ADC0_Y17)
|
||
|
#define PORT_PA23B_ADC0_Y17 (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PA27B_ADC0_Y18 _UL_(27)
|
||
|
#define MUX_PA27B_ADC0_Y18 _UL_(1)
|
||
|
#define PINMUX_PA27B_ADC0_Y18 ((PIN_PA27B_ADC0_Y18 << 16) | MUX_PA27B_ADC0_Y18)
|
||
|
#define PORT_PA27B_ADC0_Y18 (_UL_(1) << 27)
|
||
|
|
||
|
#define PIN_PA30B_ADC0_Y19 _UL_(30)
|
||
|
#define MUX_PA30B_ADC0_Y19 _UL_(1)
|
||
|
#define PINMUX_PA30B_ADC0_Y19 ((PIN_PA30B_ADC0_Y19 << 16) | MUX_PA30B_ADC0_Y19)
|
||
|
#define PORT_PA30B_ADC0_Y19 (_UL_(1) << 30)
|
||
|
|
||
|
#define PIN_PB02B_ADC0_Y20 _UL_(34)
|
||
|
#define MUX_PB02B_ADC0_Y20 _UL_(1)
|
||
|
#define PINMUX_PB02B_ADC0_Y20 ((PIN_PB02B_ADC0_Y20 << 16) | MUX_PB02B_ADC0_Y20)
|
||
|
#define PORT_PB02B_ADC0_Y20 (_UL_(1) << 2)
|
||
|
|
||
|
#define PIN_PB03B_ADC0_Y21 _UL_(35)
|
||
|
#define MUX_PB03B_ADC0_Y21 _UL_(1)
|
||
|
#define PINMUX_PB03B_ADC0_Y21 ((PIN_PB03B_ADC0_Y21 << 16) | MUX_PB03B_ADC0_Y21)
|
||
|
#define PORT_PB03B_ADC0_Y21 (_UL_(1) << 3)
|
||
|
|
||
|
#define PIN_PB04B_ADC0_Y22 _UL_(36)
|
||
|
#define MUX_PB04B_ADC0_Y22 _UL_(1)
|
||
|
#define PINMUX_PB04B_ADC0_Y22 ((PIN_PB04B_ADC0_Y22 << 16) | MUX_PB04B_ADC0_Y22)
|
||
|
#define PORT_PB04B_ADC0_Y22 (_UL_(1) << 4)
|
||
|
|
||
|
#define PIN_PB05B_ADC0_Y23 _UL_(37)
|
||
|
#define MUX_PB05B_ADC0_Y23 _UL_(1)
|
||
|
#define PINMUX_PB05B_ADC0_Y23 ((PIN_PB05B_ADC0_Y23 << 16) | MUX_PB05B_ADC0_Y23)
|
||
|
#define PORT_PB05B_ADC0_Y23 (_UL_(1) << 5)
|
||
|
|
||
|
#define PIN_PB06B_ADC0_Y24 _UL_(38)
|
||
|
#define MUX_PB06B_ADC0_Y24 _UL_(1)
|
||
|
#define PINMUX_PB06B_ADC0_Y24 ((PIN_PB06B_ADC0_Y24 << 16) | MUX_PB06B_ADC0_Y24)
|
||
|
#define PORT_PB06B_ADC0_Y24 (_UL_(1) << 6)
|
||
|
|
||
|
#define PIN_PB07B_ADC0_Y25 _UL_(39)
|
||
|
#define MUX_PB07B_ADC0_Y25 _UL_(1)
|
||
|
#define PINMUX_PB07B_ADC0_Y25 ((PIN_PB07B_ADC0_Y25 << 16) | MUX_PB07B_ADC0_Y25)
|
||
|
#define PORT_PB07B_ADC0_Y25 (_UL_(1) << 7)
|
||
|
|
||
|
#define PIN_PB12B_ADC0_Y26 _UL_(44)
|
||
|
#define MUX_PB12B_ADC0_Y26 _UL_(1)
|
||
|
#define PINMUX_PB12B_ADC0_Y26 ((PIN_PB12B_ADC0_Y26 << 16) | MUX_PB12B_ADC0_Y26)
|
||
|
#define PORT_PB12B_ADC0_Y26 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PB13B_ADC0_Y27 _UL_(45)
|
||
|
#define MUX_PB13B_ADC0_Y27 _UL_(1)
|
||
|
#define PINMUX_PB13B_ADC0_Y27 ((PIN_PB13B_ADC0_Y27 << 16) | MUX_PB13B_ADC0_Y27)
|
||
|
#define PORT_PB13B_ADC0_Y27 (_UL_(1) << 13)
|
||
|
|
||
|
#define PIN_PB14B_ADC0_Y28 _UL_(46)
|
||
|
#define MUX_PB14B_ADC0_Y28 _UL_(1)
|
||
|
#define PINMUX_PB14B_ADC0_Y28 ((PIN_PB14B_ADC0_Y28 << 16) | MUX_PB14B_ADC0_Y28)
|
||
|
#define PORT_PB14B_ADC0_Y28 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PB15B_ADC0_Y29 _UL_(47)
|
||
|
#define MUX_PB15B_ADC0_Y29 _UL_(1)
|
||
|
#define PINMUX_PB15B_ADC0_Y29 ((PIN_PB15B_ADC0_Y29 << 16) | MUX_PB15B_ADC0_Y29)
|
||
|
#define PORT_PB15B_ADC0_Y29 (_UL_(1) << 15)
|
||
|
|
||
|
#define PIN_PB00B_ADC0_Y30 _UL_(32)
|
||
|
#define MUX_PB00B_ADC0_Y30 _UL_(1)
|
||
|
#define PINMUX_PB00B_ADC0_Y30 ((PIN_PB00B_ADC0_Y30 << 16) | MUX_PB00B_ADC0_Y30)
|
||
|
#define PORT_PB00B_ADC0_Y30 (_UL_(1) << 0)
|
||
|
|
||
|
#define PIN_PB01B_ADC0_Y31 _UL_(33)
|
||
|
#define MUX_PB01B_ADC0_Y31 _UL_(1)
|
||
|
#define PINMUX_PB01B_ADC0_Y31 ((PIN_PB01B_ADC0_Y31 << 16) | MUX_PB01B_ADC0_Y31)
|
||
|
#define PORT_PB01B_ADC0_Y31 (_UL_(1) << 1)
|
||
|
|
||
|
/* ========== PORT definition for ADC1 peripheral ========== */
|
||
|
#define PIN_PB08B_ADC1_AIN0 _UL_(40)
|
||
|
#define MUX_PB08B_ADC1_AIN0 _UL_(1)
|
||
|
#define PINMUX_PB08B_ADC1_AIN0 ((PIN_PB08B_ADC1_AIN0 << 16) | MUX_PB08B_ADC1_AIN0)
|
||
|
#define PORT_PB08B_ADC1_AIN0 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PB09B_ADC1_AIN1 _UL_(41)
|
||
|
#define MUX_PB09B_ADC1_AIN1 _UL_(1)
|
||
|
#define PINMUX_PB09B_ADC1_AIN1 ((PIN_PB09B_ADC1_AIN1 << 16) | MUX_PB09B_ADC1_AIN1)
|
||
|
#define PORT_PB09B_ADC1_AIN1 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA08B_ADC1_AIN2 _UL_(8)
|
||
|
#define MUX_PA08B_ADC1_AIN2 _UL_(1)
|
||
|
#define PINMUX_PA08B_ADC1_AIN2 ((PIN_PA08B_ADC1_AIN2 << 16) | MUX_PA08B_ADC1_AIN2)
|
||
|
#define PORT_PA08B_ADC1_AIN2 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PA09B_ADC1_AIN3 _UL_(9)
|
||
|
#define MUX_PA09B_ADC1_AIN3 _UL_(1)
|
||
|
#define PINMUX_PA09B_ADC1_AIN3 ((PIN_PA09B_ADC1_AIN3 << 16) | MUX_PA09B_ADC1_AIN3)
|
||
|
#define PORT_PA09B_ADC1_AIN3 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PB04B_ADC1_AIN6 _UL_(36)
|
||
|
#define MUX_PB04B_ADC1_AIN6 _UL_(1)
|
||
|
#define PINMUX_PB04B_ADC1_AIN6 ((PIN_PB04B_ADC1_AIN6 << 16) | MUX_PB04B_ADC1_AIN6)
|
||
|
#define PORT_PB04B_ADC1_AIN6 (_UL_(1) << 4)
|
||
|
|
||
|
#define PIN_PB05B_ADC1_AIN7 _UL_(37)
|
||
|
#define MUX_PB05B_ADC1_AIN7 _UL_(1)
|
||
|
#define PINMUX_PB05B_ADC1_AIN7 ((PIN_PB05B_ADC1_AIN7 << 16) | MUX_PB05B_ADC1_AIN7)
|
||
|
#define PORT_PB05B_ADC1_AIN7 (_UL_(1) << 5)
|
||
|
|
||
|
#define PIN_PB06B_ADC1_AIN8 _UL_(38)
|
||
|
#define MUX_PB06B_ADC1_AIN8 _UL_(1)
|
||
|
#define PINMUX_PB06B_ADC1_AIN8 ((PIN_PB06B_ADC1_AIN8 << 16) | MUX_PB06B_ADC1_AIN8)
|
||
|
#define PORT_PB06B_ADC1_AIN8 (_UL_(1) << 6)
|
||
|
|
||
|
#define PIN_PB07B_ADC1_AIN9 _UL_(39)
|
||
|
#define MUX_PB07B_ADC1_AIN9 _UL_(1)
|
||
|
#define PINMUX_PB07B_ADC1_AIN9 ((PIN_PB07B_ADC1_AIN9 << 16) | MUX_PB07B_ADC1_AIN9)
|
||
|
#define PORT_PB07B_ADC1_AIN9 (_UL_(1) << 7)
|
||
|
|
||
|
/* ========== PORT definition for CCL peripheral ========== */
|
||
|
#define PIN_PA04N_CCL_IN0 _UL_(4)
|
||
|
#define MUX_PA04N_CCL_IN0 _UL_(13)
|
||
|
#define PINMUX_PA04N_CCL_IN0 ((PIN_PA04N_CCL_IN0 << 16) | MUX_PA04N_CCL_IN0)
|
||
|
#define PORT_PA04N_CCL_IN0 (_UL_(1) << 4)
|
||
|
|
||
|
#define PIN_PA16N_CCL_IN0 _UL_(16)
|
||
|
#define MUX_PA16N_CCL_IN0 _UL_(13)
|
||
|
#define PINMUX_PA16N_CCL_IN0 ((PIN_PA16N_CCL_IN0 << 16) | MUX_PA16N_CCL_IN0)
|
||
|
#define PORT_PA16N_CCL_IN0 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PB22N_CCL_IN0 _UL_(54)
|
||
|
#define MUX_PB22N_CCL_IN0 _UL_(13)
|
||
|
#define PINMUX_PB22N_CCL_IN0 ((PIN_PB22N_CCL_IN0 << 16) | MUX_PB22N_CCL_IN0)
|
||
|
#define PORT_PB22N_CCL_IN0 (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PA05N_CCL_IN1 _UL_(5)
|
||
|
#define MUX_PA05N_CCL_IN1 _UL_(13)
|
||
|
#define PINMUX_PA05N_CCL_IN1 ((PIN_PA05N_CCL_IN1 << 16) | MUX_PA05N_CCL_IN1)
|
||
|
#define PORT_PA05N_CCL_IN1 (_UL_(1) << 5)
|
||
|
|
||
|
#define PIN_PA17N_CCL_IN1 _UL_(17)
|
||
|
#define MUX_PA17N_CCL_IN1 _UL_(13)
|
||
|
#define PINMUX_PA17N_CCL_IN1 ((PIN_PA17N_CCL_IN1 << 16) | MUX_PA17N_CCL_IN1)
|
||
|
#define PORT_PA17N_CCL_IN1 (_UL_(1) << 17)
|
||
|
|
||
|
#define PIN_PB00N_CCL_IN1 _UL_(32)
|
||
|
#define MUX_PB00N_CCL_IN1 _UL_(13)
|
||
|
#define PINMUX_PB00N_CCL_IN1 ((PIN_PB00N_CCL_IN1 << 16) | MUX_PB00N_CCL_IN1)
|
||
|
#define PORT_PB00N_CCL_IN1 (_UL_(1) << 0)
|
||
|
|
||
|
#define PIN_PA06N_CCL_IN2 _UL_(6)
|
||
|
#define MUX_PA06N_CCL_IN2 _UL_(13)
|
||
|
#define PINMUX_PA06N_CCL_IN2 ((PIN_PA06N_CCL_IN2 << 16) | MUX_PA06N_CCL_IN2)
|
||
|
#define PORT_PA06N_CCL_IN2 (_UL_(1) << 6)
|
||
|
|
||
|
#define PIN_PA18N_CCL_IN2 _UL_(18)
|
||
|
#define MUX_PA18N_CCL_IN2 _UL_(13)
|
||
|
#define PINMUX_PA18N_CCL_IN2 ((PIN_PA18N_CCL_IN2 << 16) | MUX_PA18N_CCL_IN2)
|
||
|
#define PORT_PA18N_CCL_IN2 (_UL_(1) << 18)
|
||
|
|
||
|
#define PIN_PB01N_CCL_IN2 _UL_(33)
|
||
|
#define MUX_PB01N_CCL_IN2 _UL_(13)
|
||
|
#define PINMUX_PB01N_CCL_IN2 ((PIN_PB01N_CCL_IN2 << 16) | MUX_PB01N_CCL_IN2)
|
||
|
#define PORT_PB01N_CCL_IN2 (_UL_(1) << 1)
|
||
|
|
||
|
#define PIN_PA08N_CCL_IN3 _UL_(8)
|
||
|
#define MUX_PA08N_CCL_IN3 _UL_(13)
|
||
|
#define PINMUX_PA08N_CCL_IN3 ((PIN_PA08N_CCL_IN3 << 16) | MUX_PA08N_CCL_IN3)
|
||
|
#define PORT_PA08N_CCL_IN3 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PA30N_CCL_IN3 _UL_(30)
|
||
|
#define MUX_PA30N_CCL_IN3 _UL_(13)
|
||
|
#define PINMUX_PA30N_CCL_IN3 ((PIN_PA30N_CCL_IN3 << 16) | MUX_PA30N_CCL_IN3)
|
||
|
#define PORT_PA30N_CCL_IN3 (_UL_(1) << 30)
|
||
|
|
||
|
#define PIN_PA09N_CCL_IN4 _UL_(9)
|
||
|
#define MUX_PA09N_CCL_IN4 _UL_(13)
|
||
|
#define PINMUX_PA09N_CCL_IN4 ((PIN_PA09N_CCL_IN4 << 16) | MUX_PA09N_CCL_IN4)
|
||
|
#define PORT_PA09N_CCL_IN4 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA10N_CCL_IN5 _UL_(10)
|
||
|
#define MUX_PA10N_CCL_IN5 _UL_(13)
|
||
|
#define PINMUX_PA10N_CCL_IN5 ((PIN_PA10N_CCL_IN5 << 16) | MUX_PA10N_CCL_IN5)
|
||
|
#define PORT_PA10N_CCL_IN5 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA22N_CCL_IN6 _UL_(22)
|
||
|
#define MUX_PA22N_CCL_IN6 _UL_(13)
|
||
|
#define PINMUX_PA22N_CCL_IN6 ((PIN_PA22N_CCL_IN6 << 16) | MUX_PA22N_CCL_IN6)
|
||
|
#define PORT_PA22N_CCL_IN6 (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PB06N_CCL_IN6 _UL_(38)
|
||
|
#define MUX_PB06N_CCL_IN6 _UL_(13)
|
||
|
#define PINMUX_PB06N_CCL_IN6 ((PIN_PB06N_CCL_IN6 << 16) | MUX_PB06N_CCL_IN6)
|
||
|
#define PORT_PB06N_CCL_IN6 (_UL_(1) << 6)
|
||
|
|
||
|
#define PIN_PA23N_CCL_IN7 _UL_(23)
|
||
|
#define MUX_PA23N_CCL_IN7 _UL_(13)
|
||
|
#define PINMUX_PA23N_CCL_IN7 ((PIN_PA23N_CCL_IN7 << 16) | MUX_PA23N_CCL_IN7)
|
||
|
#define PORT_PA23N_CCL_IN7 (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PB07N_CCL_IN7 _UL_(39)
|
||
|
#define MUX_PB07N_CCL_IN7 _UL_(13)
|
||
|
#define PINMUX_PB07N_CCL_IN7 ((PIN_PB07N_CCL_IN7 << 16) | MUX_PB07N_CCL_IN7)
|
||
|
#define PORT_PB07N_CCL_IN7 (_UL_(1) << 7)
|
||
|
|
||
|
#define PIN_PA24N_CCL_IN8 _UL_(24)
|
||
|
#define MUX_PA24N_CCL_IN8 _UL_(13)
|
||
|
#define PINMUX_PA24N_CCL_IN8 ((PIN_PA24N_CCL_IN8 << 16) | MUX_PA24N_CCL_IN8)
|
||
|
#define PORT_PA24N_CCL_IN8 (_UL_(1) << 24)
|
||
|
|
||
|
#define PIN_PB08N_CCL_IN8 _UL_(40)
|
||
|
#define MUX_PB08N_CCL_IN8 _UL_(13)
|
||
|
#define PINMUX_PB08N_CCL_IN8 ((PIN_PB08N_CCL_IN8 << 16) | MUX_PB08N_CCL_IN8)
|
||
|
#define PORT_PB08N_CCL_IN8 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PB14N_CCL_IN9 _UL_(46)
|
||
|
#define MUX_PB14N_CCL_IN9 _UL_(13)
|
||
|
#define PINMUX_PB14N_CCL_IN9 ((PIN_PB14N_CCL_IN9 << 16) | MUX_PB14N_CCL_IN9)
|
||
|
#define PORT_PB14N_CCL_IN9 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PB15N_CCL_IN10 _UL_(47)
|
||
|
#define MUX_PB15N_CCL_IN10 _UL_(13)
|
||
|
#define PINMUX_PB15N_CCL_IN10 ((PIN_PB15N_CCL_IN10 << 16) | MUX_PB15N_CCL_IN10)
|
||
|
#define PORT_PB15N_CCL_IN10 (_UL_(1) << 15)
|
||
|
|
||
|
#define PIN_PB10N_CCL_IN11 _UL_(42)
|
||
|
#define MUX_PB10N_CCL_IN11 _UL_(13)
|
||
|
#define PINMUX_PB10N_CCL_IN11 ((PIN_PB10N_CCL_IN11 << 16) | MUX_PB10N_CCL_IN11)
|
||
|
#define PORT_PB10N_CCL_IN11 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PB16N_CCL_IN11 _UL_(48)
|
||
|
#define MUX_PB16N_CCL_IN11 _UL_(13)
|
||
|
#define PINMUX_PB16N_CCL_IN11 ((PIN_PB16N_CCL_IN11 << 16) | MUX_PB16N_CCL_IN11)
|
||
|
#define PORT_PB16N_CCL_IN11 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PA07N_CCL_OUT0 _UL_(7)
|
||
|
#define MUX_PA07N_CCL_OUT0 _UL_(13)
|
||
|
#define PINMUX_PA07N_CCL_OUT0 ((PIN_PA07N_CCL_OUT0 << 16) | MUX_PA07N_CCL_OUT0)
|
||
|
#define PORT_PA07N_CCL_OUT0 (_UL_(1) << 7)
|
||
|
|
||
|
#define PIN_PA19N_CCL_OUT0 _UL_(19)
|
||
|
#define MUX_PA19N_CCL_OUT0 _UL_(13)
|
||
|
#define PINMUX_PA19N_CCL_OUT0 ((PIN_PA19N_CCL_OUT0 << 16) | MUX_PA19N_CCL_OUT0)
|
||
|
#define PORT_PA19N_CCL_OUT0 (_UL_(1) << 19)
|
||
|
|
||
|
#define PIN_PB02N_CCL_OUT0 _UL_(34)
|
||
|
#define MUX_PB02N_CCL_OUT0 _UL_(13)
|
||
|
#define PINMUX_PB02N_CCL_OUT0 ((PIN_PB02N_CCL_OUT0 << 16) | MUX_PB02N_CCL_OUT0)
|
||
|
#define PORT_PB02N_CCL_OUT0 (_UL_(1) << 2)
|
||
|
|
||
|
#define PIN_PB23N_CCL_OUT0 _UL_(55)
|
||
|
#define MUX_PB23N_CCL_OUT0 _UL_(13)
|
||
|
#define PINMUX_PB23N_CCL_OUT0 ((PIN_PB23N_CCL_OUT0 << 16) | MUX_PB23N_CCL_OUT0)
|
||
|
#define PORT_PB23N_CCL_OUT0 (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PA11N_CCL_OUT1 _UL_(11)
|
||
|
#define MUX_PA11N_CCL_OUT1 _UL_(13)
|
||
|
#define PINMUX_PA11N_CCL_OUT1 ((PIN_PA11N_CCL_OUT1 << 16) | MUX_PA11N_CCL_OUT1)
|
||
|
#define PORT_PA11N_CCL_OUT1 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA31N_CCL_OUT1 _UL_(31)
|
||
|
#define MUX_PA31N_CCL_OUT1 _UL_(13)
|
||
|
#define PINMUX_PA31N_CCL_OUT1 ((PIN_PA31N_CCL_OUT1 << 16) | MUX_PA31N_CCL_OUT1)
|
||
|
#define PORT_PA31N_CCL_OUT1 (_UL_(1) << 31)
|
||
|
|
||
|
#define PIN_PB11N_CCL_OUT1 _UL_(43)
|
||
|
#define MUX_PB11N_CCL_OUT1 _UL_(13)
|
||
|
#define PINMUX_PB11N_CCL_OUT1 ((PIN_PB11N_CCL_OUT1 << 16) | MUX_PB11N_CCL_OUT1)
|
||
|
#define PORT_PB11N_CCL_OUT1 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA25N_CCL_OUT2 _UL_(25)
|
||
|
#define MUX_PA25N_CCL_OUT2 _UL_(13)
|
||
|
#define PINMUX_PA25N_CCL_OUT2 ((PIN_PA25N_CCL_OUT2 << 16) | MUX_PA25N_CCL_OUT2)
|
||
|
#define PORT_PA25N_CCL_OUT2 (_UL_(1) << 25)
|
||
|
|
||
|
#define PIN_PB09N_CCL_OUT2 _UL_(41)
|
||
|
#define MUX_PB09N_CCL_OUT2 _UL_(13)
|
||
|
#define PINMUX_PB09N_CCL_OUT2 ((PIN_PB09N_CCL_OUT2 << 16) | MUX_PB09N_CCL_OUT2)
|
||
|
#define PORT_PB09N_CCL_OUT2 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PB17N_CCL_OUT3 _UL_(49)
|
||
|
#define MUX_PB17N_CCL_OUT3 _UL_(13)
|
||
|
#define PINMUX_PB17N_CCL_OUT3 ((PIN_PB17N_CCL_OUT3 << 16) | MUX_PB17N_CCL_OUT3)
|
||
|
#define PORT_PB17N_CCL_OUT3 (_UL_(1) << 17)
|
||
|
|
||
|
/* ========== PORT definition for DAC peripheral ========== */
|
||
|
#define PIN_PA02B_DAC_VOUT0 _UL_(2)
|
||
|
#define MUX_PA02B_DAC_VOUT0 _UL_(1)
|
||
|
#define PINMUX_PA02B_DAC_VOUT0 ((PIN_PA02B_DAC_VOUT0 << 16) | MUX_PA02B_DAC_VOUT0)
|
||
|
#define PORT_PA02B_DAC_VOUT0 (_UL_(1) << 2)
|
||
|
|
||
|
#define PIN_PA05B_DAC_VOUT1 _UL_(5)
|
||
|
#define MUX_PA05B_DAC_VOUT1 _UL_(1)
|
||
|
#define PINMUX_PA05B_DAC_VOUT1 ((PIN_PA05B_DAC_VOUT1 << 16) | MUX_PA05B_DAC_VOUT1)
|
||
|
#define PORT_PA05B_DAC_VOUT1 (_UL_(1) << 5)
|
||
|
|
||
|
/* ========== PORT definition for EIC peripheral ========== */
|
||
|
#define PIN_PA00A_EIC_EXTINT0 _UL_(0)
|
||
|
#define MUX_PA00A_EIC_EXTINT0 _UL_(0)
|
||
|
#define PINMUX_PA00A_EIC_EXTINT0 ((PIN_PA00A_EIC_EXTINT0 << 16) | MUX_PA00A_EIC_EXTINT0)
|
||
|
#define PORT_PA00A_EIC_EXTINT0 (_UL_(1) << 0)
|
||
|
#define PIN_PA00A_EIC_EXTINT_NUM _L_(0) /**< EIC signal: PIN_PA00 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA16A_EIC_EXTINT0 _UL_(16)
|
||
|
#define MUX_PA16A_EIC_EXTINT0 _UL_(0)
|
||
|
#define PINMUX_PA16A_EIC_EXTINT0 ((PIN_PA16A_EIC_EXTINT0 << 16) | MUX_PA16A_EIC_EXTINT0)
|
||
|
#define PORT_PA16A_EIC_EXTINT0 (_UL_(1) << 16)
|
||
|
#define PIN_PA16A_EIC_EXTINT_NUM _L_(0) /**< EIC signal: PIN_PA16 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB00A_EIC_EXTINT0 _UL_(32)
|
||
|
#define MUX_PB00A_EIC_EXTINT0 _UL_(0)
|
||
|
#define PINMUX_PB00A_EIC_EXTINT0 ((PIN_PB00A_EIC_EXTINT0 << 16) | MUX_PB00A_EIC_EXTINT0)
|
||
|
#define PORT_PB00A_EIC_EXTINT0 (_UL_(1) << 0)
|
||
|
#define PIN_PB00A_EIC_EXTINT_NUM _L_(0) /**< EIC signal: PIN_PB00 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB16A_EIC_EXTINT0 _UL_(48)
|
||
|
#define MUX_PB16A_EIC_EXTINT0 _UL_(0)
|
||
|
#define PINMUX_PB16A_EIC_EXTINT0 ((PIN_PB16A_EIC_EXTINT0 << 16) | MUX_PB16A_EIC_EXTINT0)
|
||
|
#define PORT_PB16A_EIC_EXTINT0 (_UL_(1) << 16)
|
||
|
#define PIN_PB16A_EIC_EXTINT_NUM _L_(0) /**< EIC signal: PIN_PB16 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA01A_EIC_EXTINT1 _UL_(1)
|
||
|
#define MUX_PA01A_EIC_EXTINT1 _UL_(0)
|
||
|
#define PINMUX_PA01A_EIC_EXTINT1 ((PIN_PA01A_EIC_EXTINT1 << 16) | MUX_PA01A_EIC_EXTINT1)
|
||
|
#define PORT_PA01A_EIC_EXTINT1 (_UL_(1) << 1)
|
||
|
#define PIN_PA01A_EIC_EXTINT_NUM _L_(1) /**< EIC signal: PIN_PA01 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA17A_EIC_EXTINT1 _UL_(17)
|
||
|
#define MUX_PA17A_EIC_EXTINT1 _UL_(0)
|
||
|
#define PINMUX_PA17A_EIC_EXTINT1 ((PIN_PA17A_EIC_EXTINT1 << 16) | MUX_PA17A_EIC_EXTINT1)
|
||
|
#define PORT_PA17A_EIC_EXTINT1 (_UL_(1) << 17)
|
||
|
#define PIN_PA17A_EIC_EXTINT_NUM _L_(1) /**< EIC signal: PIN_PA17 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB01A_EIC_EXTINT1 _UL_(33)
|
||
|
#define MUX_PB01A_EIC_EXTINT1 _UL_(0)
|
||
|
#define PINMUX_PB01A_EIC_EXTINT1 ((PIN_PB01A_EIC_EXTINT1 << 16) | MUX_PB01A_EIC_EXTINT1)
|
||
|
#define PORT_PB01A_EIC_EXTINT1 (_UL_(1) << 1)
|
||
|
#define PIN_PB01A_EIC_EXTINT_NUM _L_(1) /**< EIC signal: PIN_PB01 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB17A_EIC_EXTINT1 _UL_(49)
|
||
|
#define MUX_PB17A_EIC_EXTINT1 _UL_(0)
|
||
|
#define PINMUX_PB17A_EIC_EXTINT1 ((PIN_PB17A_EIC_EXTINT1 << 16) | MUX_PB17A_EIC_EXTINT1)
|
||
|
#define PORT_PB17A_EIC_EXTINT1 (_UL_(1) << 17)
|
||
|
#define PIN_PB17A_EIC_EXTINT_NUM _L_(1) /**< EIC signal: PIN_PB17 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA02A_EIC_EXTINT2 _UL_(2)
|
||
|
#define MUX_PA02A_EIC_EXTINT2 _UL_(0)
|
||
|
#define PINMUX_PA02A_EIC_EXTINT2 ((PIN_PA02A_EIC_EXTINT2 << 16) | MUX_PA02A_EIC_EXTINT2)
|
||
|
#define PORT_PA02A_EIC_EXTINT2 (_UL_(1) << 2)
|
||
|
#define PIN_PA02A_EIC_EXTINT_NUM _L_(2) /**< EIC signal: PIN_PA02 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA18A_EIC_EXTINT2 _UL_(18)
|
||
|
#define MUX_PA18A_EIC_EXTINT2 _UL_(0)
|
||
|
#define PINMUX_PA18A_EIC_EXTINT2 ((PIN_PA18A_EIC_EXTINT2 << 16) | MUX_PA18A_EIC_EXTINT2)
|
||
|
#define PORT_PA18A_EIC_EXTINT2 (_UL_(1) << 18)
|
||
|
#define PIN_PA18A_EIC_EXTINT_NUM _L_(2) /**< EIC signal: PIN_PA18 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB02A_EIC_EXTINT2 _UL_(34)
|
||
|
#define MUX_PB02A_EIC_EXTINT2 _UL_(0)
|
||
|
#define PINMUX_PB02A_EIC_EXTINT2 ((PIN_PB02A_EIC_EXTINT2 << 16) | MUX_PB02A_EIC_EXTINT2)
|
||
|
#define PORT_PB02A_EIC_EXTINT2 (_UL_(1) << 2)
|
||
|
#define PIN_PB02A_EIC_EXTINT_NUM _L_(2) /**< EIC signal: PIN_PB02 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA03A_EIC_EXTINT3 _UL_(3)
|
||
|
#define MUX_PA03A_EIC_EXTINT3 _UL_(0)
|
||
|
#define PINMUX_PA03A_EIC_EXTINT3 ((PIN_PA03A_EIC_EXTINT3 << 16) | MUX_PA03A_EIC_EXTINT3)
|
||
|
#define PORT_PA03A_EIC_EXTINT3 (_UL_(1) << 3)
|
||
|
#define PIN_PA03A_EIC_EXTINT_NUM _L_(3) /**< EIC signal: PIN_PA03 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA19A_EIC_EXTINT3 _UL_(19)
|
||
|
#define MUX_PA19A_EIC_EXTINT3 _UL_(0)
|
||
|
#define PINMUX_PA19A_EIC_EXTINT3 ((PIN_PA19A_EIC_EXTINT3 << 16) | MUX_PA19A_EIC_EXTINT3)
|
||
|
#define PORT_PA19A_EIC_EXTINT3 (_UL_(1) << 19)
|
||
|
#define PIN_PA19A_EIC_EXTINT_NUM _L_(3) /**< EIC signal: PIN_PA19 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB03A_EIC_EXTINT3 _UL_(35)
|
||
|
#define MUX_PB03A_EIC_EXTINT3 _UL_(0)
|
||
|
#define PINMUX_PB03A_EIC_EXTINT3 ((PIN_PB03A_EIC_EXTINT3 << 16) | MUX_PB03A_EIC_EXTINT3)
|
||
|
#define PORT_PB03A_EIC_EXTINT3 (_UL_(1) << 3)
|
||
|
#define PIN_PB03A_EIC_EXTINT_NUM _L_(3) /**< EIC signal: PIN_PB03 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA04A_EIC_EXTINT4 _UL_(4)
|
||
|
#define MUX_PA04A_EIC_EXTINT4 _UL_(0)
|
||
|
#define PINMUX_PA04A_EIC_EXTINT4 ((PIN_PA04A_EIC_EXTINT4 << 16) | MUX_PA04A_EIC_EXTINT4)
|
||
|
#define PORT_PA04A_EIC_EXTINT4 (_UL_(1) << 4)
|
||
|
#define PIN_PA04A_EIC_EXTINT_NUM _L_(4) /**< EIC signal: PIN_PA04 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA20A_EIC_EXTINT4 _UL_(20)
|
||
|
#define MUX_PA20A_EIC_EXTINT4 _UL_(0)
|
||
|
#define PINMUX_PA20A_EIC_EXTINT4 ((PIN_PA20A_EIC_EXTINT4 << 16) | MUX_PA20A_EIC_EXTINT4)
|
||
|
#define PORT_PA20A_EIC_EXTINT4 (_UL_(1) << 20)
|
||
|
#define PIN_PA20A_EIC_EXTINT_NUM _L_(4) /**< EIC signal: PIN_PA20 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB04A_EIC_EXTINT4 _UL_(36)
|
||
|
#define MUX_PB04A_EIC_EXTINT4 _UL_(0)
|
||
|
#define PINMUX_PB04A_EIC_EXTINT4 ((PIN_PB04A_EIC_EXTINT4 << 16) | MUX_PB04A_EIC_EXTINT4)
|
||
|
#define PORT_PB04A_EIC_EXTINT4 (_UL_(1) << 4)
|
||
|
#define PIN_PB04A_EIC_EXTINT_NUM _L_(4) /**< EIC signal: PIN_PB04 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA05A_EIC_EXTINT5 _UL_(5)
|
||
|
#define MUX_PA05A_EIC_EXTINT5 _UL_(0)
|
||
|
#define PINMUX_PA05A_EIC_EXTINT5 ((PIN_PA05A_EIC_EXTINT5 << 16) | MUX_PA05A_EIC_EXTINT5)
|
||
|
#define PORT_PA05A_EIC_EXTINT5 (_UL_(1) << 5)
|
||
|
#define PIN_PA05A_EIC_EXTINT_NUM _L_(5) /**< EIC signal: PIN_PA05 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA21A_EIC_EXTINT5 _UL_(21)
|
||
|
#define MUX_PA21A_EIC_EXTINT5 _UL_(0)
|
||
|
#define PINMUX_PA21A_EIC_EXTINT5 ((PIN_PA21A_EIC_EXTINT5 << 16) | MUX_PA21A_EIC_EXTINT5)
|
||
|
#define PORT_PA21A_EIC_EXTINT5 (_UL_(1) << 21)
|
||
|
#define PIN_PA21A_EIC_EXTINT_NUM _L_(5) /**< EIC signal: PIN_PA21 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB05A_EIC_EXTINT5 _UL_(37)
|
||
|
#define MUX_PB05A_EIC_EXTINT5 _UL_(0)
|
||
|
#define PINMUX_PB05A_EIC_EXTINT5 ((PIN_PB05A_EIC_EXTINT5 << 16) | MUX_PB05A_EIC_EXTINT5)
|
||
|
#define PORT_PB05A_EIC_EXTINT5 (_UL_(1) << 5)
|
||
|
#define PIN_PB05A_EIC_EXTINT_NUM _L_(5) /**< EIC signal: PIN_PB05 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA06A_EIC_EXTINT6 _UL_(6)
|
||
|
#define MUX_PA06A_EIC_EXTINT6 _UL_(0)
|
||
|
#define PINMUX_PA06A_EIC_EXTINT6 ((PIN_PA06A_EIC_EXTINT6 << 16) | MUX_PA06A_EIC_EXTINT6)
|
||
|
#define PORT_PA06A_EIC_EXTINT6 (_UL_(1) << 6)
|
||
|
#define PIN_PA06A_EIC_EXTINT_NUM _L_(6) /**< EIC signal: PIN_PA06 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA22A_EIC_EXTINT6 _UL_(22)
|
||
|
#define MUX_PA22A_EIC_EXTINT6 _UL_(0)
|
||
|
#define PINMUX_PA22A_EIC_EXTINT6 ((PIN_PA22A_EIC_EXTINT6 << 16) | MUX_PA22A_EIC_EXTINT6)
|
||
|
#define PORT_PA22A_EIC_EXTINT6 (_UL_(1) << 22)
|
||
|
#define PIN_PA22A_EIC_EXTINT_NUM _L_(6) /**< EIC signal: PIN_PA22 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB06A_EIC_EXTINT6 _UL_(38)
|
||
|
#define MUX_PB06A_EIC_EXTINT6 _UL_(0)
|
||
|
#define PINMUX_PB06A_EIC_EXTINT6 ((PIN_PB06A_EIC_EXTINT6 << 16) | MUX_PB06A_EIC_EXTINT6)
|
||
|
#define PORT_PB06A_EIC_EXTINT6 (_UL_(1) << 6)
|
||
|
#define PIN_PB06A_EIC_EXTINT_NUM _L_(6) /**< EIC signal: PIN_PB06 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB22A_EIC_EXTINT6 _UL_(54)
|
||
|
#define MUX_PB22A_EIC_EXTINT6 _UL_(0)
|
||
|
#define PINMUX_PB22A_EIC_EXTINT6 ((PIN_PB22A_EIC_EXTINT6 << 16) | MUX_PB22A_EIC_EXTINT6)
|
||
|
#define PORT_PB22A_EIC_EXTINT6 (_UL_(1) << 22)
|
||
|
#define PIN_PB22A_EIC_EXTINT_NUM _L_(6) /**< EIC signal: PIN_PB22 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA07A_EIC_EXTINT7 _UL_(7)
|
||
|
#define MUX_PA07A_EIC_EXTINT7 _UL_(0)
|
||
|
#define PINMUX_PA07A_EIC_EXTINT7 ((PIN_PA07A_EIC_EXTINT7 << 16) | MUX_PA07A_EIC_EXTINT7)
|
||
|
#define PORT_PA07A_EIC_EXTINT7 (_UL_(1) << 7)
|
||
|
#define PIN_PA07A_EIC_EXTINT_NUM _L_(7) /**< EIC signal: PIN_PA07 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA23A_EIC_EXTINT7 _UL_(23)
|
||
|
#define MUX_PA23A_EIC_EXTINT7 _UL_(0)
|
||
|
#define PINMUX_PA23A_EIC_EXTINT7 ((PIN_PA23A_EIC_EXTINT7 << 16) | MUX_PA23A_EIC_EXTINT7)
|
||
|
#define PORT_PA23A_EIC_EXTINT7 (_UL_(1) << 23)
|
||
|
#define PIN_PA23A_EIC_EXTINT_NUM _L_(7) /**< EIC signal: PIN_PA23 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB07A_EIC_EXTINT7 _UL_(39)
|
||
|
#define MUX_PB07A_EIC_EXTINT7 _UL_(0)
|
||
|
#define PINMUX_PB07A_EIC_EXTINT7 ((PIN_PB07A_EIC_EXTINT7 << 16) | MUX_PB07A_EIC_EXTINT7)
|
||
|
#define PORT_PB07A_EIC_EXTINT7 (_UL_(1) << 7)
|
||
|
#define PIN_PB07A_EIC_EXTINT_NUM _L_(7) /**< EIC signal: PIN_PB07 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB23A_EIC_EXTINT7 _UL_(55)
|
||
|
#define MUX_PB23A_EIC_EXTINT7 _UL_(0)
|
||
|
#define PINMUX_PB23A_EIC_EXTINT7 ((PIN_PB23A_EIC_EXTINT7 << 16) | MUX_PB23A_EIC_EXTINT7)
|
||
|
#define PORT_PB23A_EIC_EXTINT7 (_UL_(1) << 23)
|
||
|
#define PIN_PB23A_EIC_EXTINT_NUM _L_(7) /**< EIC signal: PIN_PB23 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA24A_EIC_EXTINT8 _UL_(24)
|
||
|
#define MUX_PA24A_EIC_EXTINT8 _UL_(0)
|
||
|
#define PINMUX_PA24A_EIC_EXTINT8 ((PIN_PA24A_EIC_EXTINT8 << 16) | MUX_PA24A_EIC_EXTINT8)
|
||
|
#define PORT_PA24A_EIC_EXTINT8 (_UL_(1) << 24)
|
||
|
#define PIN_PA24A_EIC_EXTINT_NUM _L_(8) /**< EIC signal: PIN_PA24 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB08A_EIC_EXTINT8 _UL_(40)
|
||
|
#define MUX_PB08A_EIC_EXTINT8 _UL_(0)
|
||
|
#define PINMUX_PB08A_EIC_EXTINT8 ((PIN_PB08A_EIC_EXTINT8 << 16) | MUX_PB08A_EIC_EXTINT8)
|
||
|
#define PORT_PB08A_EIC_EXTINT8 (_UL_(1) << 8)
|
||
|
#define PIN_PB08A_EIC_EXTINT_NUM _L_(8) /**< EIC signal: PIN_PB08 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA09A_EIC_EXTINT9 _UL_(9)
|
||
|
#define MUX_PA09A_EIC_EXTINT9 _UL_(0)
|
||
|
#define PINMUX_PA09A_EIC_EXTINT9 ((PIN_PA09A_EIC_EXTINT9 << 16) | MUX_PA09A_EIC_EXTINT9)
|
||
|
#define PORT_PA09A_EIC_EXTINT9 (_UL_(1) << 9)
|
||
|
#define PIN_PA09A_EIC_EXTINT_NUM _L_(9) /**< EIC signal: PIN_PA09 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA25A_EIC_EXTINT9 _UL_(25)
|
||
|
#define MUX_PA25A_EIC_EXTINT9 _UL_(0)
|
||
|
#define PINMUX_PA25A_EIC_EXTINT9 ((PIN_PA25A_EIC_EXTINT9 << 16) | MUX_PA25A_EIC_EXTINT9)
|
||
|
#define PORT_PA25A_EIC_EXTINT9 (_UL_(1) << 25)
|
||
|
#define PIN_PA25A_EIC_EXTINT_NUM _L_(9) /**< EIC signal: PIN_PA25 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB09A_EIC_EXTINT9 _UL_(41)
|
||
|
#define MUX_PB09A_EIC_EXTINT9 _UL_(0)
|
||
|
#define PINMUX_PB09A_EIC_EXTINT9 ((PIN_PB09A_EIC_EXTINT9 << 16) | MUX_PB09A_EIC_EXTINT9)
|
||
|
#define PORT_PB09A_EIC_EXTINT9 (_UL_(1) << 9)
|
||
|
#define PIN_PB09A_EIC_EXTINT_NUM _L_(9) /**< EIC signal: PIN_PB09 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA10A_EIC_EXTINT10 _UL_(10)
|
||
|
#define MUX_PA10A_EIC_EXTINT10 _UL_(0)
|
||
|
#define PINMUX_PA10A_EIC_EXTINT10 ((PIN_PA10A_EIC_EXTINT10 << 16) | MUX_PA10A_EIC_EXTINT10)
|
||
|
#define PORT_PA10A_EIC_EXTINT10 (_UL_(1) << 10)
|
||
|
#define PIN_PA10A_EIC_EXTINT_NUM _L_(10) /**< EIC signal: PIN_PA10 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB10A_EIC_EXTINT10 _UL_(42)
|
||
|
#define MUX_PB10A_EIC_EXTINT10 _UL_(0)
|
||
|
#define PINMUX_PB10A_EIC_EXTINT10 ((PIN_PB10A_EIC_EXTINT10 << 16) | MUX_PB10A_EIC_EXTINT10)
|
||
|
#define PORT_PB10A_EIC_EXTINT10 (_UL_(1) << 10)
|
||
|
#define PIN_PB10A_EIC_EXTINT_NUM _L_(10) /**< EIC signal: PIN_PB10 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA11A_EIC_EXTINT11 _UL_(11)
|
||
|
#define MUX_PA11A_EIC_EXTINT11 _UL_(0)
|
||
|
#define PINMUX_PA11A_EIC_EXTINT11 ((PIN_PA11A_EIC_EXTINT11 << 16) | MUX_PA11A_EIC_EXTINT11)
|
||
|
#define PORT_PA11A_EIC_EXTINT11 (_UL_(1) << 11)
|
||
|
#define PIN_PA11A_EIC_EXTINT_NUM _L_(11) /**< EIC signal: PIN_PA11 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA27A_EIC_EXTINT11 _UL_(27)
|
||
|
#define MUX_PA27A_EIC_EXTINT11 _UL_(0)
|
||
|
#define PINMUX_PA27A_EIC_EXTINT11 ((PIN_PA27A_EIC_EXTINT11 << 16) | MUX_PA27A_EIC_EXTINT11)
|
||
|
#define PORT_PA27A_EIC_EXTINT11 (_UL_(1) << 27)
|
||
|
#define PIN_PA27A_EIC_EXTINT_NUM _L_(11) /**< EIC signal: PIN_PA27 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB11A_EIC_EXTINT11 _UL_(43)
|
||
|
#define MUX_PB11A_EIC_EXTINT11 _UL_(0)
|
||
|
#define PINMUX_PB11A_EIC_EXTINT11 ((PIN_PB11A_EIC_EXTINT11 << 16) | MUX_PB11A_EIC_EXTINT11)
|
||
|
#define PORT_PB11A_EIC_EXTINT11 (_UL_(1) << 11)
|
||
|
#define PIN_PB11A_EIC_EXTINT_NUM _L_(11) /**< EIC signal: PIN_PB11 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA12A_EIC_EXTINT12 _UL_(12)
|
||
|
#define MUX_PA12A_EIC_EXTINT12 _UL_(0)
|
||
|
#define PINMUX_PA12A_EIC_EXTINT12 ((PIN_PA12A_EIC_EXTINT12 << 16) | MUX_PA12A_EIC_EXTINT12)
|
||
|
#define PORT_PA12A_EIC_EXTINT12 (_UL_(1) << 12)
|
||
|
#define PIN_PA12A_EIC_EXTINT_NUM _L_(12) /**< EIC signal: PIN_PA12 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB12A_EIC_EXTINT12 _UL_(44)
|
||
|
#define MUX_PB12A_EIC_EXTINT12 _UL_(0)
|
||
|
#define PINMUX_PB12A_EIC_EXTINT12 ((PIN_PB12A_EIC_EXTINT12 << 16) | MUX_PB12A_EIC_EXTINT12)
|
||
|
#define PORT_PB12A_EIC_EXTINT12 (_UL_(1) << 12)
|
||
|
#define PIN_PB12A_EIC_EXTINT_NUM _L_(12) /**< EIC signal: PIN_PB12 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA13A_EIC_EXTINT13 _UL_(13)
|
||
|
#define MUX_PA13A_EIC_EXTINT13 _UL_(0)
|
||
|
#define PINMUX_PA13A_EIC_EXTINT13 ((PIN_PA13A_EIC_EXTINT13 << 16) | MUX_PA13A_EIC_EXTINT13)
|
||
|
#define PORT_PA13A_EIC_EXTINT13 (_UL_(1) << 13)
|
||
|
#define PIN_PA13A_EIC_EXTINT_NUM _L_(13) /**< EIC signal: PIN_PA13 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB13A_EIC_EXTINT13 _UL_(45)
|
||
|
#define MUX_PB13A_EIC_EXTINT13 _UL_(0)
|
||
|
#define PINMUX_PB13A_EIC_EXTINT13 ((PIN_PB13A_EIC_EXTINT13 << 16) | MUX_PB13A_EIC_EXTINT13)
|
||
|
#define PORT_PB13A_EIC_EXTINT13 (_UL_(1) << 13)
|
||
|
#define PIN_PB13A_EIC_EXTINT_NUM _L_(13) /**< EIC signal: PIN_PB13 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA30A_EIC_EXTINT14 _UL_(30)
|
||
|
#define MUX_PA30A_EIC_EXTINT14 _UL_(0)
|
||
|
#define PINMUX_PA30A_EIC_EXTINT14 ((PIN_PA30A_EIC_EXTINT14 << 16) | MUX_PA30A_EIC_EXTINT14)
|
||
|
#define PORT_PA30A_EIC_EXTINT14 (_UL_(1) << 30)
|
||
|
#define PIN_PA30A_EIC_EXTINT_NUM _L_(14) /**< EIC signal: PIN_PA30 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB14A_EIC_EXTINT14 _UL_(46)
|
||
|
#define MUX_PB14A_EIC_EXTINT14 _UL_(0)
|
||
|
#define PINMUX_PB14A_EIC_EXTINT14 ((PIN_PB14A_EIC_EXTINT14 << 16) | MUX_PB14A_EIC_EXTINT14)
|
||
|
#define PORT_PB14A_EIC_EXTINT14 (_UL_(1) << 14)
|
||
|
#define PIN_PB14A_EIC_EXTINT_NUM _L_(14) /**< EIC signal: PIN_PB14 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB30A_EIC_EXTINT14 _UL_(62)
|
||
|
#define MUX_PB30A_EIC_EXTINT14 _UL_(0)
|
||
|
#define PINMUX_PB30A_EIC_EXTINT14 ((PIN_PB30A_EIC_EXTINT14 << 16) | MUX_PB30A_EIC_EXTINT14)
|
||
|
#define PORT_PB30A_EIC_EXTINT14 (_UL_(1) << 30)
|
||
|
#define PIN_PB30A_EIC_EXTINT_NUM _L_(14) /**< EIC signal: PIN_PB30 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA14A_EIC_EXTINT14 _UL_(14)
|
||
|
#define MUX_PA14A_EIC_EXTINT14 _UL_(0)
|
||
|
#define PINMUX_PA14A_EIC_EXTINT14 ((PIN_PA14A_EIC_EXTINT14 << 16) | MUX_PA14A_EIC_EXTINT14)
|
||
|
#define PORT_PA14A_EIC_EXTINT14 (_UL_(1) << 14)
|
||
|
#define PIN_PA14A_EIC_EXTINT_NUM _L_(14) /**< EIC signal: PIN_PA14 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA15A_EIC_EXTINT15 _UL_(15)
|
||
|
#define MUX_PA15A_EIC_EXTINT15 _UL_(0)
|
||
|
#define PINMUX_PA15A_EIC_EXTINT15 ((PIN_PA15A_EIC_EXTINT15 << 16) | MUX_PA15A_EIC_EXTINT15)
|
||
|
#define PORT_PA15A_EIC_EXTINT15 (_UL_(1) << 15)
|
||
|
#define PIN_PA15A_EIC_EXTINT_NUM _L_(15) /**< EIC signal: PIN_PA15 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA31A_EIC_EXTINT15 _UL_(31)
|
||
|
#define MUX_PA31A_EIC_EXTINT15 _UL_(0)
|
||
|
#define PINMUX_PA31A_EIC_EXTINT15 ((PIN_PA31A_EIC_EXTINT15 << 16) | MUX_PA31A_EIC_EXTINT15)
|
||
|
#define PORT_PA31A_EIC_EXTINT15 (_UL_(1) << 31)
|
||
|
#define PIN_PA31A_EIC_EXTINT_NUM _L_(15) /**< EIC signal: PIN_PA31 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB15A_EIC_EXTINT15 _UL_(47)
|
||
|
#define MUX_PB15A_EIC_EXTINT15 _UL_(0)
|
||
|
#define PINMUX_PB15A_EIC_EXTINT15 ((PIN_PB15A_EIC_EXTINT15 << 16) | MUX_PB15A_EIC_EXTINT15)
|
||
|
#define PORT_PB15A_EIC_EXTINT15 (_UL_(1) << 15)
|
||
|
#define PIN_PB15A_EIC_EXTINT_NUM _L_(15) /**< EIC signal: PIN_PB15 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PB31A_EIC_EXTINT15 _UL_(63)
|
||
|
#define MUX_PB31A_EIC_EXTINT15 _UL_(0)
|
||
|
#define PINMUX_PB31A_EIC_EXTINT15 ((PIN_PB31A_EIC_EXTINT15 << 16) | MUX_PB31A_EIC_EXTINT15)
|
||
|
#define PORT_PB31A_EIC_EXTINT15 (_UL_(1) << 31)
|
||
|
#define PIN_PB31A_EIC_EXTINT_NUM _L_(15) /**< EIC signal: PIN_PB31 External Interrupt Line */
|
||
|
|
||
|
#define PIN_PA08A_EIC_NMI _UL_(8)
|
||
|
#define MUX_PA08A_EIC_NMI _UL_(0)
|
||
|
#define PINMUX_PA08A_EIC_NMI ((PIN_PA08A_EIC_NMI << 16) | MUX_PA08A_EIC_NMI)
|
||
|
#define PORT_PA08A_EIC_NMI (_UL_(1) << 8)
|
||
|
|
||
|
/* ========== PORT definition for GCLK peripheral ========== */
|
||
|
#define PIN_PA30M_GCLK_IO0 _UL_(30)
|
||
|
#define MUX_PA30M_GCLK_IO0 _UL_(12)
|
||
|
#define PINMUX_PA30M_GCLK_IO0 ((PIN_PA30M_GCLK_IO0 << 16) | MUX_PA30M_GCLK_IO0)
|
||
|
#define PORT_PA30M_GCLK_IO0 (_UL_(1) << 30)
|
||
|
|
||
|
#define PIN_PB14M_GCLK_IO0 _UL_(46)
|
||
|
#define MUX_PB14M_GCLK_IO0 _UL_(12)
|
||
|
#define PINMUX_PB14M_GCLK_IO0 ((PIN_PB14M_GCLK_IO0 << 16) | MUX_PB14M_GCLK_IO0)
|
||
|
#define PORT_PB14M_GCLK_IO0 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PA14M_GCLK_IO0 _UL_(14)
|
||
|
#define MUX_PA14M_GCLK_IO0 _UL_(12)
|
||
|
#define PINMUX_PA14M_GCLK_IO0 ((PIN_PA14M_GCLK_IO0 << 16) | MUX_PA14M_GCLK_IO0)
|
||
|
#define PORT_PA14M_GCLK_IO0 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PB22M_GCLK_IO0 _UL_(54)
|
||
|
#define MUX_PB22M_GCLK_IO0 _UL_(12)
|
||
|
#define PINMUX_PB22M_GCLK_IO0 ((PIN_PB22M_GCLK_IO0 << 16) | MUX_PB22M_GCLK_IO0)
|
||
|
#define PORT_PB22M_GCLK_IO0 (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PB15M_GCLK_IO1 _UL_(47)
|
||
|
#define MUX_PB15M_GCLK_IO1 _UL_(12)
|
||
|
#define PINMUX_PB15M_GCLK_IO1 ((PIN_PB15M_GCLK_IO1 << 16) | MUX_PB15M_GCLK_IO1)
|
||
|
#define PORT_PB15M_GCLK_IO1 (_UL_(1) << 15)
|
||
|
|
||
|
#define PIN_PA15M_GCLK_IO1 _UL_(15)
|
||
|
#define MUX_PA15M_GCLK_IO1 _UL_(12)
|
||
|
#define PINMUX_PA15M_GCLK_IO1 ((PIN_PA15M_GCLK_IO1 << 16) | MUX_PA15M_GCLK_IO1)
|
||
|
#define PORT_PA15M_GCLK_IO1 (_UL_(1) << 15)
|
||
|
|
||
|
#define PIN_PB23M_GCLK_IO1 _UL_(55)
|
||
|
#define MUX_PB23M_GCLK_IO1 _UL_(12)
|
||
|
#define PINMUX_PB23M_GCLK_IO1 ((PIN_PB23M_GCLK_IO1 << 16) | MUX_PB23M_GCLK_IO1)
|
||
|
#define PORT_PB23M_GCLK_IO1 (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PA27M_GCLK_IO1 _UL_(27)
|
||
|
#define MUX_PA27M_GCLK_IO1 _UL_(12)
|
||
|
#define PINMUX_PA27M_GCLK_IO1 ((PIN_PA27M_GCLK_IO1 << 16) | MUX_PA27M_GCLK_IO1)
|
||
|
#define PORT_PA27M_GCLK_IO1 (_UL_(1) << 27)
|
||
|
|
||
|
#define PIN_PA16M_GCLK_IO2 _UL_(16)
|
||
|
#define MUX_PA16M_GCLK_IO2 _UL_(12)
|
||
|
#define PINMUX_PA16M_GCLK_IO2 ((PIN_PA16M_GCLK_IO2 << 16) | MUX_PA16M_GCLK_IO2)
|
||
|
#define PORT_PA16M_GCLK_IO2 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PB16M_GCLK_IO2 _UL_(48)
|
||
|
#define MUX_PB16M_GCLK_IO2 _UL_(12)
|
||
|
#define PINMUX_PB16M_GCLK_IO2 ((PIN_PB16M_GCLK_IO2 << 16) | MUX_PB16M_GCLK_IO2)
|
||
|
#define PORT_PB16M_GCLK_IO2 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PA17M_GCLK_IO3 _UL_(17)
|
||
|
#define MUX_PA17M_GCLK_IO3 _UL_(12)
|
||
|
#define PINMUX_PA17M_GCLK_IO3 ((PIN_PA17M_GCLK_IO3 << 16) | MUX_PA17M_GCLK_IO3)
|
||
|
#define PORT_PA17M_GCLK_IO3 (_UL_(1) << 17)
|
||
|
|
||
|
#define PIN_PB17M_GCLK_IO3 _UL_(49)
|
||
|
#define MUX_PB17M_GCLK_IO3 _UL_(12)
|
||
|
#define PINMUX_PB17M_GCLK_IO3 ((PIN_PB17M_GCLK_IO3 << 16) | MUX_PB17M_GCLK_IO3)
|
||
|
#define PORT_PB17M_GCLK_IO3 (_UL_(1) << 17)
|
||
|
|
||
|
#define PIN_PA10M_GCLK_IO4 _UL_(10)
|
||
|
#define MUX_PA10M_GCLK_IO4 _UL_(12)
|
||
|
#define PINMUX_PA10M_GCLK_IO4 ((PIN_PA10M_GCLK_IO4 << 16) | MUX_PA10M_GCLK_IO4)
|
||
|
#define PORT_PA10M_GCLK_IO4 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PB10M_GCLK_IO4 _UL_(42)
|
||
|
#define MUX_PB10M_GCLK_IO4 _UL_(12)
|
||
|
#define PINMUX_PB10M_GCLK_IO4 ((PIN_PB10M_GCLK_IO4 << 16) | MUX_PB10M_GCLK_IO4)
|
||
|
#define PORT_PB10M_GCLK_IO4 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA11M_GCLK_IO5 _UL_(11)
|
||
|
#define MUX_PA11M_GCLK_IO5 _UL_(12)
|
||
|
#define PINMUX_PA11M_GCLK_IO5 ((PIN_PA11M_GCLK_IO5 << 16) | MUX_PA11M_GCLK_IO5)
|
||
|
#define PORT_PA11M_GCLK_IO5 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PB11M_GCLK_IO5 _UL_(43)
|
||
|
#define MUX_PB11M_GCLK_IO5 _UL_(12)
|
||
|
#define PINMUX_PB11M_GCLK_IO5 ((PIN_PB11M_GCLK_IO5 << 16) | MUX_PB11M_GCLK_IO5)
|
||
|
#define PORT_PB11M_GCLK_IO5 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PB12M_GCLK_IO6 _UL_(44)
|
||
|
#define MUX_PB12M_GCLK_IO6 _UL_(12)
|
||
|
#define PINMUX_PB12M_GCLK_IO6 ((PIN_PB12M_GCLK_IO6 << 16) | MUX_PB12M_GCLK_IO6)
|
||
|
#define PORT_PB12M_GCLK_IO6 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PB13M_GCLK_IO7 _UL_(45)
|
||
|
#define MUX_PB13M_GCLK_IO7 _UL_(12)
|
||
|
#define PINMUX_PB13M_GCLK_IO7 ((PIN_PB13M_GCLK_IO7 << 16) | MUX_PB13M_GCLK_IO7)
|
||
|
#define PORT_PB13M_GCLK_IO7 (_UL_(1) << 13)
|
||
|
|
||
|
/* ========== PORT definition for I2S peripheral ========== */
|
||
|
#define PIN_PA09J_I2S_FS0 _UL_(9)
|
||
|
#define MUX_PA09J_I2S_FS0 _UL_(9)
|
||
|
#define PINMUX_PA09J_I2S_FS0 ((PIN_PA09J_I2S_FS0 << 16) | MUX_PA09J_I2S_FS0)
|
||
|
#define PORT_PA09J_I2S_FS0 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA20J_I2S_FS0 _UL_(20)
|
||
|
#define MUX_PA20J_I2S_FS0 _UL_(9)
|
||
|
#define PINMUX_PA20J_I2S_FS0 ((PIN_PA20J_I2S_FS0 << 16) | MUX_PA20J_I2S_FS0)
|
||
|
#define PORT_PA20J_I2S_FS0 (_UL_(1) << 20)
|
||
|
|
||
|
#define PIN_PA23J_I2S_FS1 _UL_(23)
|
||
|
#define MUX_PA23J_I2S_FS1 _UL_(9)
|
||
|
#define PINMUX_PA23J_I2S_FS1 ((PIN_PA23J_I2S_FS1 << 16) | MUX_PA23J_I2S_FS1)
|
||
|
#define PORT_PA23J_I2S_FS1 (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PB11J_I2S_FS1 _UL_(43)
|
||
|
#define MUX_PB11J_I2S_FS1 _UL_(9)
|
||
|
#define PINMUX_PB11J_I2S_FS1 ((PIN_PB11J_I2S_FS1 << 16) | MUX_PB11J_I2S_FS1)
|
||
|
#define PORT_PB11J_I2S_FS1 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA08J_I2S_MCK0 _UL_(8)
|
||
|
#define MUX_PA08J_I2S_MCK0 _UL_(9)
|
||
|
#define PINMUX_PA08J_I2S_MCK0 ((PIN_PA08J_I2S_MCK0 << 16) | MUX_PA08J_I2S_MCK0)
|
||
|
#define PORT_PA08J_I2S_MCK0 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PB17J_I2S_MCK0 _UL_(49)
|
||
|
#define MUX_PB17J_I2S_MCK0 _UL_(9)
|
||
|
#define PINMUX_PB17J_I2S_MCK0 ((PIN_PB17J_I2S_MCK0 << 16) | MUX_PB17J_I2S_MCK0)
|
||
|
#define PORT_PB17J_I2S_MCK0 (_UL_(1) << 17)
|
||
|
|
||
|
#define PIN_PB13J_I2S_MCK1 _UL_(45)
|
||
|
#define MUX_PB13J_I2S_MCK1 _UL_(9)
|
||
|
#define PINMUX_PB13J_I2S_MCK1 ((PIN_PB13J_I2S_MCK1 << 16) | MUX_PB13J_I2S_MCK1)
|
||
|
#define PORT_PB13J_I2S_MCK1 (_UL_(1) << 13)
|
||
|
|
||
|
#define PIN_PA10J_I2S_SCK0 _UL_(10)
|
||
|
#define MUX_PA10J_I2S_SCK0 _UL_(9)
|
||
|
#define PINMUX_PA10J_I2S_SCK0 ((PIN_PA10J_I2S_SCK0 << 16) | MUX_PA10J_I2S_SCK0)
|
||
|
#define PORT_PA10J_I2S_SCK0 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PB16J_I2S_SCK0 _UL_(48)
|
||
|
#define MUX_PB16J_I2S_SCK0 _UL_(9)
|
||
|
#define PINMUX_PB16J_I2S_SCK0 ((PIN_PB16J_I2S_SCK0 << 16) | MUX_PB16J_I2S_SCK0)
|
||
|
#define PORT_PB16J_I2S_SCK0 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PB12J_I2S_SCK1 _UL_(44)
|
||
|
#define MUX_PB12J_I2S_SCK1 _UL_(9)
|
||
|
#define PINMUX_PB12J_I2S_SCK1 ((PIN_PB12J_I2S_SCK1 << 16) | MUX_PB12J_I2S_SCK1)
|
||
|
#define PORT_PB12J_I2S_SCK1 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PA22J_I2S_SDI _UL_(22)
|
||
|
#define MUX_PA22J_I2S_SDI _UL_(9)
|
||
|
#define PINMUX_PA22J_I2S_SDI ((PIN_PA22J_I2S_SDI << 16) | MUX_PA22J_I2S_SDI)
|
||
|
#define PORT_PA22J_I2S_SDI (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PB10J_I2S_SDI _UL_(42)
|
||
|
#define MUX_PB10J_I2S_SDI _UL_(9)
|
||
|
#define PINMUX_PB10J_I2S_SDI ((PIN_PB10J_I2S_SDI << 16) | MUX_PB10J_I2S_SDI)
|
||
|
#define PORT_PB10J_I2S_SDI (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA11J_I2S_SDO _UL_(11)
|
||
|
#define MUX_PA11J_I2S_SDO _UL_(9)
|
||
|
#define PINMUX_PA11J_I2S_SDO ((PIN_PA11J_I2S_SDO << 16) | MUX_PA11J_I2S_SDO)
|
||
|
#define PORT_PA11J_I2S_SDO (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA21J_I2S_SDO _UL_(21)
|
||
|
#define MUX_PA21J_I2S_SDO _UL_(9)
|
||
|
#define PINMUX_PA21J_I2S_SDO ((PIN_PA21J_I2S_SDO << 16) | MUX_PA21J_I2S_SDO)
|
||
|
#define PORT_PA21J_I2S_SDO (_UL_(1) << 21)
|
||
|
|
||
|
/* ========== PORT definition for PCC peripheral ========== */
|
||
|
#define PIN_PA14K_PCC_CLK _UL_(14)
|
||
|
#define MUX_PA14K_PCC_CLK _UL_(10)
|
||
|
#define PINMUX_PA14K_PCC_CLK ((PIN_PA14K_PCC_CLK << 16) | MUX_PA14K_PCC_CLK)
|
||
|
#define PORT_PA14K_PCC_CLK (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PA16K_PCC_DATA0 _UL_(16)
|
||
|
#define MUX_PA16K_PCC_DATA0 _UL_(10)
|
||
|
#define PINMUX_PA16K_PCC_DATA0 ((PIN_PA16K_PCC_DATA0 << 16) | MUX_PA16K_PCC_DATA0)
|
||
|
#define PORT_PA16K_PCC_DATA0 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PA17K_PCC_DATA1 _UL_(17)
|
||
|
#define MUX_PA17K_PCC_DATA1 _UL_(10)
|
||
|
#define PINMUX_PA17K_PCC_DATA1 ((PIN_PA17K_PCC_DATA1 << 16) | MUX_PA17K_PCC_DATA1)
|
||
|
#define PORT_PA17K_PCC_DATA1 (_UL_(1) << 17)
|
||
|
|
||
|
#define PIN_PA18K_PCC_DATA2 _UL_(18)
|
||
|
#define MUX_PA18K_PCC_DATA2 _UL_(10)
|
||
|
#define PINMUX_PA18K_PCC_DATA2 ((PIN_PA18K_PCC_DATA2 << 16) | MUX_PA18K_PCC_DATA2)
|
||
|
#define PORT_PA18K_PCC_DATA2 (_UL_(1) << 18)
|
||
|
|
||
|
#define PIN_PA19K_PCC_DATA3 _UL_(19)
|
||
|
#define MUX_PA19K_PCC_DATA3 _UL_(10)
|
||
|
#define PINMUX_PA19K_PCC_DATA3 ((PIN_PA19K_PCC_DATA3 << 16) | MUX_PA19K_PCC_DATA3)
|
||
|
#define PORT_PA19K_PCC_DATA3 (_UL_(1) << 19)
|
||
|
|
||
|
#define PIN_PA20K_PCC_DATA4 _UL_(20)
|
||
|
#define MUX_PA20K_PCC_DATA4 _UL_(10)
|
||
|
#define PINMUX_PA20K_PCC_DATA4 ((PIN_PA20K_PCC_DATA4 << 16) | MUX_PA20K_PCC_DATA4)
|
||
|
#define PORT_PA20K_PCC_DATA4 (_UL_(1) << 20)
|
||
|
|
||
|
#define PIN_PA21K_PCC_DATA5 _UL_(21)
|
||
|
#define MUX_PA21K_PCC_DATA5 _UL_(10)
|
||
|
#define PINMUX_PA21K_PCC_DATA5 ((PIN_PA21K_PCC_DATA5 << 16) | MUX_PA21K_PCC_DATA5)
|
||
|
#define PORT_PA21K_PCC_DATA5 (_UL_(1) << 21)
|
||
|
|
||
|
#define PIN_PA22K_PCC_DATA6 _UL_(22)
|
||
|
#define MUX_PA22K_PCC_DATA6 _UL_(10)
|
||
|
#define PINMUX_PA22K_PCC_DATA6 ((PIN_PA22K_PCC_DATA6 << 16) | MUX_PA22K_PCC_DATA6)
|
||
|
#define PORT_PA22K_PCC_DATA6 (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PA23K_PCC_DATA7 _UL_(23)
|
||
|
#define MUX_PA23K_PCC_DATA7 _UL_(10)
|
||
|
#define PINMUX_PA23K_PCC_DATA7 ((PIN_PA23K_PCC_DATA7 << 16) | MUX_PA23K_PCC_DATA7)
|
||
|
#define PORT_PA23K_PCC_DATA7 (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PB14K_PCC_DATA8 _UL_(46)
|
||
|
#define MUX_PB14K_PCC_DATA8 _UL_(10)
|
||
|
#define PINMUX_PB14K_PCC_DATA8 ((PIN_PB14K_PCC_DATA8 << 16) | MUX_PB14K_PCC_DATA8)
|
||
|
#define PORT_PB14K_PCC_DATA8 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PB15K_PCC_DATA9 _UL_(47)
|
||
|
#define MUX_PB15K_PCC_DATA9 _UL_(10)
|
||
|
#define PINMUX_PB15K_PCC_DATA9 ((PIN_PB15K_PCC_DATA9 << 16) | MUX_PB15K_PCC_DATA9)
|
||
|
#define PORT_PB15K_PCC_DATA9 (_UL_(1) << 15)
|
||
|
|
||
|
#define PIN_PA12K_PCC_DEN1 _UL_(12)
|
||
|
#define MUX_PA12K_PCC_DEN1 _UL_(10)
|
||
|
#define PINMUX_PA12K_PCC_DEN1 ((PIN_PA12K_PCC_DEN1 << 16) | MUX_PA12K_PCC_DEN1)
|
||
|
#define PORT_PA12K_PCC_DEN1 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PA13K_PCC_DEN2 _UL_(13)
|
||
|
#define MUX_PA13K_PCC_DEN2 _UL_(10)
|
||
|
#define PINMUX_PA13K_PCC_DEN2 ((PIN_PA13K_PCC_DEN2 << 16) | MUX_PA13K_PCC_DEN2)
|
||
|
#define PORT_PA13K_PCC_DEN2 (_UL_(1) << 13)
|
||
|
|
||
|
/* ========== PORT definition for PDEC peripheral ========== */
|
||
|
#define PIN_PB23G_PDEC_QDI0 _UL_(55)
|
||
|
#define MUX_PB23G_PDEC_QDI0 _UL_(6)
|
||
|
#define PINMUX_PB23G_PDEC_QDI0 ((PIN_PB23G_PDEC_QDI0 << 16) | MUX_PB23G_PDEC_QDI0)
|
||
|
#define PORT_PB23G_PDEC_QDI0 (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PA24G_PDEC_QDI0 _UL_(24)
|
||
|
#define MUX_PA24G_PDEC_QDI0 _UL_(6)
|
||
|
#define PINMUX_PA24G_PDEC_QDI0 ((PIN_PA24G_PDEC_QDI0 << 16) | MUX_PA24G_PDEC_QDI0)
|
||
|
#define PORT_PA24G_PDEC_QDI0 (_UL_(1) << 24)
|
||
|
|
||
|
#define PIN_PA25G_PDEC_QDI1 _UL_(25)
|
||
|
#define MUX_PA25G_PDEC_QDI1 _UL_(6)
|
||
|
#define PINMUX_PA25G_PDEC_QDI1 ((PIN_PA25G_PDEC_QDI1 << 16) | MUX_PA25G_PDEC_QDI1)
|
||
|
#define PORT_PA25G_PDEC_QDI1 (_UL_(1) << 25)
|
||
|
|
||
|
#define PIN_PB22G_PDEC_QDI2 _UL_(54)
|
||
|
#define MUX_PB22G_PDEC_QDI2 _UL_(6)
|
||
|
#define PINMUX_PB22G_PDEC_QDI2 ((PIN_PB22G_PDEC_QDI2 << 16) | MUX_PB22G_PDEC_QDI2)
|
||
|
#define PORT_PB22G_PDEC_QDI2 (_UL_(1) << 22)
|
||
|
|
||
|
/* ========== PORT definition for QSPI peripheral ========== */
|
||
|
#define PIN_PB11H_QSPI_CS _UL_(43)
|
||
|
#define MUX_PB11H_QSPI_CS _UL_(7)
|
||
|
#define PINMUX_PB11H_QSPI_CS ((PIN_PB11H_QSPI_CS << 16) | MUX_PB11H_QSPI_CS)
|
||
|
#define PORT_PB11H_QSPI_CS (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA08H_QSPI_DATA0 _UL_(8)
|
||
|
#define MUX_PA08H_QSPI_DATA0 _UL_(7)
|
||
|
#define PINMUX_PA08H_QSPI_DATA0 ((PIN_PA08H_QSPI_DATA0 << 16) | MUX_PA08H_QSPI_DATA0)
|
||
|
#define PORT_PA08H_QSPI_DATA0 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PA09H_QSPI_DATA1 _UL_(9)
|
||
|
#define MUX_PA09H_QSPI_DATA1 _UL_(7)
|
||
|
#define PINMUX_PA09H_QSPI_DATA1 ((PIN_PA09H_QSPI_DATA1 << 16) | MUX_PA09H_QSPI_DATA1)
|
||
|
#define PORT_PA09H_QSPI_DATA1 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA10H_QSPI_DATA2 _UL_(10)
|
||
|
#define MUX_PA10H_QSPI_DATA2 _UL_(7)
|
||
|
#define PINMUX_PA10H_QSPI_DATA2 ((PIN_PA10H_QSPI_DATA2 << 16) | MUX_PA10H_QSPI_DATA2)
|
||
|
#define PORT_PA10H_QSPI_DATA2 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA11H_QSPI_DATA3 _UL_(11)
|
||
|
#define MUX_PA11H_QSPI_DATA3 _UL_(7)
|
||
|
#define PINMUX_PA11H_QSPI_DATA3 ((PIN_PA11H_QSPI_DATA3 << 16) | MUX_PA11H_QSPI_DATA3)
|
||
|
#define PORT_PA11H_QSPI_DATA3 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PB10H_QSPI_SCK _UL_(42)
|
||
|
#define MUX_PB10H_QSPI_SCK _UL_(7)
|
||
|
#define PINMUX_PB10H_QSPI_SCK ((PIN_PB10H_QSPI_SCK << 16) | MUX_PB10H_QSPI_SCK)
|
||
|
#define PORT_PB10H_QSPI_SCK (_UL_(1) << 10)
|
||
|
|
||
|
/* ========== PORT definition for SDHC0 peripheral ========== */
|
||
|
#define PIN_PA06I_SDHC0_SDCD _UL_(6)
|
||
|
#define MUX_PA06I_SDHC0_SDCD _UL_(8)
|
||
|
#define PINMUX_PA06I_SDHC0_SDCD ((PIN_PA06I_SDHC0_SDCD << 16) | MUX_PA06I_SDHC0_SDCD)
|
||
|
#define PORT_PA06I_SDHC0_SDCD (_UL_(1) << 6)
|
||
|
|
||
|
#define PIN_PA12I_SDHC0_SDCD _UL_(12)
|
||
|
#define MUX_PA12I_SDHC0_SDCD _UL_(8)
|
||
|
#define PINMUX_PA12I_SDHC0_SDCD ((PIN_PA12I_SDHC0_SDCD << 16) | MUX_PA12I_SDHC0_SDCD)
|
||
|
#define PORT_PA12I_SDHC0_SDCD (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PB12I_SDHC0_SDCD _UL_(44)
|
||
|
#define MUX_PB12I_SDHC0_SDCD _UL_(8)
|
||
|
#define PINMUX_PB12I_SDHC0_SDCD ((PIN_PB12I_SDHC0_SDCD << 16) | MUX_PB12I_SDHC0_SDCD)
|
||
|
#define PORT_PB12I_SDHC0_SDCD (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PB11I_SDHC0_SDCK _UL_(43)
|
||
|
#define MUX_PB11I_SDHC0_SDCK _UL_(8)
|
||
|
#define PINMUX_PB11I_SDHC0_SDCK ((PIN_PB11I_SDHC0_SDCK << 16) | MUX_PB11I_SDHC0_SDCK)
|
||
|
#define PORT_PB11I_SDHC0_SDCK (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA08I_SDHC0_SDCMD _UL_(8)
|
||
|
#define MUX_PA08I_SDHC0_SDCMD _UL_(8)
|
||
|
#define PINMUX_PA08I_SDHC0_SDCMD ((PIN_PA08I_SDHC0_SDCMD << 16) | MUX_PA08I_SDHC0_SDCMD)
|
||
|
#define PORT_PA08I_SDHC0_SDCMD (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PA09I_SDHC0_SDDAT0 _UL_(9)
|
||
|
#define MUX_PA09I_SDHC0_SDDAT0 _UL_(8)
|
||
|
#define PINMUX_PA09I_SDHC0_SDDAT0 ((PIN_PA09I_SDHC0_SDDAT0 << 16) | MUX_PA09I_SDHC0_SDDAT0)
|
||
|
#define PORT_PA09I_SDHC0_SDDAT0 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA10I_SDHC0_SDDAT1 _UL_(10)
|
||
|
#define MUX_PA10I_SDHC0_SDDAT1 _UL_(8)
|
||
|
#define PINMUX_PA10I_SDHC0_SDDAT1 ((PIN_PA10I_SDHC0_SDDAT1 << 16) | MUX_PA10I_SDHC0_SDDAT1)
|
||
|
#define PORT_PA10I_SDHC0_SDDAT1 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA11I_SDHC0_SDDAT2 _UL_(11)
|
||
|
#define MUX_PA11I_SDHC0_SDDAT2 _UL_(8)
|
||
|
#define PINMUX_PA11I_SDHC0_SDDAT2 ((PIN_PA11I_SDHC0_SDDAT2 << 16) | MUX_PA11I_SDHC0_SDDAT2)
|
||
|
#define PORT_PA11I_SDHC0_SDDAT2 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PB10I_SDHC0_SDDAT3 _UL_(42)
|
||
|
#define MUX_PB10I_SDHC0_SDDAT3 _UL_(8)
|
||
|
#define PINMUX_PB10I_SDHC0_SDDAT3 ((PIN_PB10I_SDHC0_SDDAT3 << 16) | MUX_PB10I_SDHC0_SDDAT3)
|
||
|
#define PORT_PB10I_SDHC0_SDDAT3 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA07I_SDHC0_SDWP _UL_(7)
|
||
|
#define MUX_PA07I_SDHC0_SDWP _UL_(8)
|
||
|
#define PINMUX_PA07I_SDHC0_SDWP ((PIN_PA07I_SDHC0_SDWP << 16) | MUX_PA07I_SDHC0_SDWP)
|
||
|
#define PORT_PA07I_SDHC0_SDWP (_UL_(1) << 7)
|
||
|
|
||
|
#define PIN_PA13I_SDHC0_SDWP _UL_(13)
|
||
|
#define MUX_PA13I_SDHC0_SDWP _UL_(8)
|
||
|
#define PINMUX_PA13I_SDHC0_SDWP ((PIN_PA13I_SDHC0_SDWP << 16) | MUX_PA13I_SDHC0_SDWP)
|
||
|
#define PORT_PA13I_SDHC0_SDWP (_UL_(1) << 13)
|
||
|
|
||
|
#define PIN_PB13I_SDHC0_SDWP _UL_(45)
|
||
|
#define MUX_PB13I_SDHC0_SDWP _UL_(8)
|
||
|
#define PINMUX_PB13I_SDHC0_SDWP ((PIN_PB13I_SDHC0_SDWP << 16) | MUX_PB13I_SDHC0_SDWP)
|
||
|
#define PORT_PB13I_SDHC0_SDWP (_UL_(1) << 13)
|
||
|
|
||
|
/* ========== PORT definition for SERCOM0 peripheral ========== */
|
||
|
#define PIN_PA04D_SERCOM0_PAD0 _UL_(4)
|
||
|
#define MUX_PA04D_SERCOM0_PAD0 _UL_(3)
|
||
|
#define PINMUX_PA04D_SERCOM0_PAD0 ((PIN_PA04D_SERCOM0_PAD0 << 16) | MUX_PA04D_SERCOM0_PAD0)
|
||
|
#define PORT_PA04D_SERCOM0_PAD0 (_UL_(1) << 4)
|
||
|
|
||
|
#define PIN_PA08C_SERCOM0_PAD0 _UL_(8)
|
||
|
#define MUX_PA08C_SERCOM0_PAD0 _UL_(2)
|
||
|
#define PINMUX_PA08C_SERCOM0_PAD0 ((PIN_PA08C_SERCOM0_PAD0 << 16) | MUX_PA08C_SERCOM0_PAD0)
|
||
|
#define PORT_PA08C_SERCOM0_PAD0 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PA05D_SERCOM0_PAD1 _UL_(5)
|
||
|
#define MUX_PA05D_SERCOM0_PAD1 _UL_(3)
|
||
|
#define PINMUX_PA05D_SERCOM0_PAD1 ((PIN_PA05D_SERCOM0_PAD1 << 16) | MUX_PA05D_SERCOM0_PAD1)
|
||
|
#define PORT_PA05D_SERCOM0_PAD1 (_UL_(1) << 5)
|
||
|
|
||
|
#define PIN_PA09C_SERCOM0_PAD1 _UL_(9)
|
||
|
#define MUX_PA09C_SERCOM0_PAD1 _UL_(2)
|
||
|
#define PINMUX_PA09C_SERCOM0_PAD1 ((PIN_PA09C_SERCOM0_PAD1 << 16) | MUX_PA09C_SERCOM0_PAD1)
|
||
|
#define PORT_PA09C_SERCOM0_PAD1 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA06D_SERCOM0_PAD2 _UL_(6)
|
||
|
#define MUX_PA06D_SERCOM0_PAD2 _UL_(3)
|
||
|
#define PINMUX_PA06D_SERCOM0_PAD2 ((PIN_PA06D_SERCOM0_PAD2 << 16) | MUX_PA06D_SERCOM0_PAD2)
|
||
|
#define PORT_PA06D_SERCOM0_PAD2 (_UL_(1) << 6)
|
||
|
|
||
|
#define PIN_PA10C_SERCOM0_PAD2 _UL_(10)
|
||
|
#define MUX_PA10C_SERCOM0_PAD2 _UL_(2)
|
||
|
#define PINMUX_PA10C_SERCOM0_PAD2 ((PIN_PA10C_SERCOM0_PAD2 << 16) | MUX_PA10C_SERCOM0_PAD2)
|
||
|
#define PORT_PA10C_SERCOM0_PAD2 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA07D_SERCOM0_PAD3 _UL_(7)
|
||
|
#define MUX_PA07D_SERCOM0_PAD3 _UL_(3)
|
||
|
#define PINMUX_PA07D_SERCOM0_PAD3 ((PIN_PA07D_SERCOM0_PAD3 << 16) | MUX_PA07D_SERCOM0_PAD3)
|
||
|
#define PORT_PA07D_SERCOM0_PAD3 (_UL_(1) << 7)
|
||
|
|
||
|
#define PIN_PA11C_SERCOM0_PAD3 _UL_(11)
|
||
|
#define MUX_PA11C_SERCOM0_PAD3 _UL_(2)
|
||
|
#define PINMUX_PA11C_SERCOM0_PAD3 ((PIN_PA11C_SERCOM0_PAD3 << 16) | MUX_PA11C_SERCOM0_PAD3)
|
||
|
#define PORT_PA11C_SERCOM0_PAD3 (_UL_(1) << 11)
|
||
|
|
||
|
/* ========== PORT definition for SERCOM1 peripheral ========== */
|
||
|
#define PIN_PA00D_SERCOM1_PAD0 _UL_(0)
|
||
|
#define MUX_PA00D_SERCOM1_PAD0 _UL_(3)
|
||
|
#define PINMUX_PA00D_SERCOM1_PAD0 ((PIN_PA00D_SERCOM1_PAD0 << 16) | MUX_PA00D_SERCOM1_PAD0)
|
||
|
#define PORT_PA00D_SERCOM1_PAD0 (_UL_(1) << 0)
|
||
|
|
||
|
#define PIN_PA16C_SERCOM1_PAD0 _UL_(16)
|
||
|
#define MUX_PA16C_SERCOM1_PAD0 _UL_(2)
|
||
|
#define PINMUX_PA16C_SERCOM1_PAD0 ((PIN_PA16C_SERCOM1_PAD0 << 16) | MUX_PA16C_SERCOM1_PAD0)
|
||
|
#define PORT_PA16C_SERCOM1_PAD0 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PA01D_SERCOM1_PAD1 _UL_(1)
|
||
|
#define MUX_PA01D_SERCOM1_PAD1 _UL_(3)
|
||
|
#define PINMUX_PA01D_SERCOM1_PAD1 ((PIN_PA01D_SERCOM1_PAD1 << 16) | MUX_PA01D_SERCOM1_PAD1)
|
||
|
#define PORT_PA01D_SERCOM1_PAD1 (_UL_(1) << 1)
|
||
|
|
||
|
#define PIN_PA17C_SERCOM1_PAD1 _UL_(17)
|
||
|
#define MUX_PA17C_SERCOM1_PAD1 _UL_(2)
|
||
|
#define PINMUX_PA17C_SERCOM1_PAD1 ((PIN_PA17C_SERCOM1_PAD1 << 16) | MUX_PA17C_SERCOM1_PAD1)
|
||
|
#define PORT_PA17C_SERCOM1_PAD1 (_UL_(1) << 17)
|
||
|
|
||
|
#define PIN_PA30D_SERCOM1_PAD2 _UL_(30)
|
||
|
#define MUX_PA30D_SERCOM1_PAD2 _UL_(3)
|
||
|
#define PINMUX_PA30D_SERCOM1_PAD2 ((PIN_PA30D_SERCOM1_PAD2 << 16) | MUX_PA30D_SERCOM1_PAD2)
|
||
|
#define PORT_PA30D_SERCOM1_PAD2 (_UL_(1) << 30)
|
||
|
|
||
|
#define PIN_PA18C_SERCOM1_PAD2 _UL_(18)
|
||
|
#define MUX_PA18C_SERCOM1_PAD2 _UL_(2)
|
||
|
#define PINMUX_PA18C_SERCOM1_PAD2 ((PIN_PA18C_SERCOM1_PAD2 << 16) | MUX_PA18C_SERCOM1_PAD2)
|
||
|
#define PORT_PA18C_SERCOM1_PAD2 (_UL_(1) << 18)
|
||
|
|
||
|
#define PIN_PB22C_SERCOM1_PAD2 _UL_(54)
|
||
|
#define MUX_PB22C_SERCOM1_PAD2 _UL_(2)
|
||
|
#define PINMUX_PB22C_SERCOM1_PAD2 ((PIN_PB22C_SERCOM1_PAD2 << 16) | MUX_PB22C_SERCOM1_PAD2)
|
||
|
#define PORT_PB22C_SERCOM1_PAD2 (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PA31D_SERCOM1_PAD3 _UL_(31)
|
||
|
#define MUX_PA31D_SERCOM1_PAD3 _UL_(3)
|
||
|
#define PINMUX_PA31D_SERCOM1_PAD3 ((PIN_PA31D_SERCOM1_PAD3 << 16) | MUX_PA31D_SERCOM1_PAD3)
|
||
|
#define PORT_PA31D_SERCOM1_PAD3 (_UL_(1) << 31)
|
||
|
|
||
|
#define PIN_PA19C_SERCOM1_PAD3 _UL_(19)
|
||
|
#define MUX_PA19C_SERCOM1_PAD3 _UL_(2)
|
||
|
#define PINMUX_PA19C_SERCOM1_PAD3 ((PIN_PA19C_SERCOM1_PAD3 << 16) | MUX_PA19C_SERCOM1_PAD3)
|
||
|
#define PORT_PA19C_SERCOM1_PAD3 (_UL_(1) << 19)
|
||
|
|
||
|
#define PIN_PB23C_SERCOM1_PAD3 _UL_(55)
|
||
|
#define MUX_PB23C_SERCOM1_PAD3 _UL_(2)
|
||
|
#define PINMUX_PB23C_SERCOM1_PAD3 ((PIN_PB23C_SERCOM1_PAD3 << 16) | MUX_PB23C_SERCOM1_PAD3)
|
||
|
#define PORT_PB23C_SERCOM1_PAD3 (_UL_(1) << 23)
|
||
|
|
||
|
/* ========== PORT definition for SERCOM2 peripheral ========== */
|
||
|
#define PIN_PA09D_SERCOM2_PAD0 _UL_(9)
|
||
|
#define MUX_PA09D_SERCOM2_PAD0 _UL_(3)
|
||
|
#define PINMUX_PA09D_SERCOM2_PAD0 ((PIN_PA09D_SERCOM2_PAD0 << 16) | MUX_PA09D_SERCOM2_PAD0)
|
||
|
#define PORT_PA09D_SERCOM2_PAD0 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA12C_SERCOM2_PAD0 _UL_(12)
|
||
|
#define MUX_PA12C_SERCOM2_PAD0 _UL_(2)
|
||
|
#define PINMUX_PA12C_SERCOM2_PAD0 ((PIN_PA12C_SERCOM2_PAD0 << 16) | MUX_PA12C_SERCOM2_PAD0)
|
||
|
#define PORT_PA12C_SERCOM2_PAD0 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PA08D_SERCOM2_PAD1 _UL_(8)
|
||
|
#define MUX_PA08D_SERCOM2_PAD1 _UL_(3)
|
||
|
#define PINMUX_PA08D_SERCOM2_PAD1 ((PIN_PA08D_SERCOM2_PAD1 << 16) | MUX_PA08D_SERCOM2_PAD1)
|
||
|
#define PORT_PA08D_SERCOM2_PAD1 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PA13C_SERCOM2_PAD1 _UL_(13)
|
||
|
#define MUX_PA13C_SERCOM2_PAD1 _UL_(2)
|
||
|
#define PINMUX_PA13C_SERCOM2_PAD1 ((PIN_PA13C_SERCOM2_PAD1 << 16) | MUX_PA13C_SERCOM2_PAD1)
|
||
|
#define PORT_PA13C_SERCOM2_PAD1 (_UL_(1) << 13)
|
||
|
|
||
|
#define PIN_PA10D_SERCOM2_PAD2 _UL_(10)
|
||
|
#define MUX_PA10D_SERCOM2_PAD2 _UL_(3)
|
||
|
#define PINMUX_PA10D_SERCOM2_PAD2 ((PIN_PA10D_SERCOM2_PAD2 << 16) | MUX_PA10D_SERCOM2_PAD2)
|
||
|
#define PORT_PA10D_SERCOM2_PAD2 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA14C_SERCOM2_PAD2 _UL_(14)
|
||
|
#define MUX_PA14C_SERCOM2_PAD2 _UL_(2)
|
||
|
#define PINMUX_PA14C_SERCOM2_PAD2 ((PIN_PA14C_SERCOM2_PAD2 << 16) | MUX_PA14C_SERCOM2_PAD2)
|
||
|
#define PORT_PA14C_SERCOM2_PAD2 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PA11D_SERCOM2_PAD3 _UL_(11)
|
||
|
#define MUX_PA11D_SERCOM2_PAD3 _UL_(3)
|
||
|
#define PINMUX_PA11D_SERCOM2_PAD3 ((PIN_PA11D_SERCOM2_PAD3 << 16) | MUX_PA11D_SERCOM2_PAD3)
|
||
|
#define PORT_PA11D_SERCOM2_PAD3 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA15C_SERCOM2_PAD3 _UL_(15)
|
||
|
#define MUX_PA15C_SERCOM2_PAD3 _UL_(2)
|
||
|
#define PINMUX_PA15C_SERCOM2_PAD3 ((PIN_PA15C_SERCOM2_PAD3 << 16) | MUX_PA15C_SERCOM2_PAD3)
|
||
|
#define PORT_PA15C_SERCOM2_PAD3 (_UL_(1) << 15)
|
||
|
|
||
|
/* ========== PORT definition for SERCOM3 peripheral ========== */
|
||
|
#define PIN_PA17D_SERCOM3_PAD0 _UL_(17)
|
||
|
#define MUX_PA17D_SERCOM3_PAD0 _UL_(3)
|
||
|
#define PINMUX_PA17D_SERCOM3_PAD0 ((PIN_PA17D_SERCOM3_PAD0 << 16) | MUX_PA17D_SERCOM3_PAD0)
|
||
|
#define PORT_PA17D_SERCOM3_PAD0 (_UL_(1) << 17)
|
||
|
|
||
|
#define PIN_PA22C_SERCOM3_PAD0 _UL_(22)
|
||
|
#define MUX_PA22C_SERCOM3_PAD0 _UL_(2)
|
||
|
#define PINMUX_PA22C_SERCOM3_PAD0 ((PIN_PA22C_SERCOM3_PAD0 << 16) | MUX_PA22C_SERCOM3_PAD0)
|
||
|
#define PORT_PA22C_SERCOM3_PAD0 (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PA16D_SERCOM3_PAD1 _UL_(16)
|
||
|
#define MUX_PA16D_SERCOM3_PAD1 _UL_(3)
|
||
|
#define PINMUX_PA16D_SERCOM3_PAD1 ((PIN_PA16D_SERCOM3_PAD1 << 16) | MUX_PA16D_SERCOM3_PAD1)
|
||
|
#define PORT_PA16D_SERCOM3_PAD1 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PA23C_SERCOM3_PAD1 _UL_(23)
|
||
|
#define MUX_PA23C_SERCOM3_PAD1 _UL_(2)
|
||
|
#define PINMUX_PA23C_SERCOM3_PAD1 ((PIN_PA23C_SERCOM3_PAD1 << 16) | MUX_PA23C_SERCOM3_PAD1)
|
||
|
#define PORT_PA23C_SERCOM3_PAD1 (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PA18D_SERCOM3_PAD2 _UL_(18)
|
||
|
#define MUX_PA18D_SERCOM3_PAD2 _UL_(3)
|
||
|
#define PINMUX_PA18D_SERCOM3_PAD2 ((PIN_PA18D_SERCOM3_PAD2 << 16) | MUX_PA18D_SERCOM3_PAD2)
|
||
|
#define PORT_PA18D_SERCOM3_PAD2 (_UL_(1) << 18)
|
||
|
|
||
|
#define PIN_PA20D_SERCOM3_PAD2 _UL_(20)
|
||
|
#define MUX_PA20D_SERCOM3_PAD2 _UL_(3)
|
||
|
#define PINMUX_PA20D_SERCOM3_PAD2 ((PIN_PA20D_SERCOM3_PAD2 << 16) | MUX_PA20D_SERCOM3_PAD2)
|
||
|
#define PORT_PA20D_SERCOM3_PAD2 (_UL_(1) << 20)
|
||
|
|
||
|
#define PIN_PA24C_SERCOM3_PAD2 _UL_(24)
|
||
|
#define MUX_PA24C_SERCOM3_PAD2 _UL_(2)
|
||
|
#define PINMUX_PA24C_SERCOM3_PAD2 ((PIN_PA24C_SERCOM3_PAD2 << 16) | MUX_PA24C_SERCOM3_PAD2)
|
||
|
#define PORT_PA24C_SERCOM3_PAD2 (_UL_(1) << 24)
|
||
|
|
||
|
#define PIN_PA19D_SERCOM3_PAD3 _UL_(19)
|
||
|
#define MUX_PA19D_SERCOM3_PAD3 _UL_(3)
|
||
|
#define PINMUX_PA19D_SERCOM3_PAD3 ((PIN_PA19D_SERCOM3_PAD3 << 16) | MUX_PA19D_SERCOM3_PAD3)
|
||
|
#define PORT_PA19D_SERCOM3_PAD3 (_UL_(1) << 19)
|
||
|
|
||
|
#define PIN_PA21D_SERCOM3_PAD3 _UL_(21)
|
||
|
#define MUX_PA21D_SERCOM3_PAD3 _UL_(3)
|
||
|
#define PINMUX_PA21D_SERCOM3_PAD3 ((PIN_PA21D_SERCOM3_PAD3 << 16) | MUX_PA21D_SERCOM3_PAD3)
|
||
|
#define PORT_PA21D_SERCOM3_PAD3 (_UL_(1) << 21)
|
||
|
|
||
|
#define PIN_PA25C_SERCOM3_PAD3 _UL_(25)
|
||
|
#define MUX_PA25C_SERCOM3_PAD3 _UL_(2)
|
||
|
#define PINMUX_PA25C_SERCOM3_PAD3 ((PIN_PA25C_SERCOM3_PAD3 << 16) | MUX_PA25C_SERCOM3_PAD3)
|
||
|
#define PORT_PA25C_SERCOM3_PAD3 (_UL_(1) << 25)
|
||
|
|
||
|
/* ========== PORT definition for SERCOM4 peripheral ========== */
|
||
|
#define PIN_PA13D_SERCOM4_PAD0 _UL_(13)
|
||
|
#define MUX_PA13D_SERCOM4_PAD0 _UL_(3)
|
||
|
#define PINMUX_PA13D_SERCOM4_PAD0 ((PIN_PA13D_SERCOM4_PAD0 << 16) | MUX_PA13D_SERCOM4_PAD0)
|
||
|
#define PORT_PA13D_SERCOM4_PAD0 (_UL_(1) << 13)
|
||
|
|
||
|
#define PIN_PB08D_SERCOM4_PAD0 _UL_(40)
|
||
|
#define MUX_PB08D_SERCOM4_PAD0 _UL_(3)
|
||
|
#define PINMUX_PB08D_SERCOM4_PAD0 ((PIN_PB08D_SERCOM4_PAD0 << 16) | MUX_PB08D_SERCOM4_PAD0)
|
||
|
#define PORT_PB08D_SERCOM4_PAD0 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PB12C_SERCOM4_PAD0 _UL_(44)
|
||
|
#define MUX_PB12C_SERCOM4_PAD0 _UL_(2)
|
||
|
#define PINMUX_PB12C_SERCOM4_PAD0 ((PIN_PB12C_SERCOM4_PAD0 << 16) | MUX_PB12C_SERCOM4_PAD0)
|
||
|
#define PORT_PB12C_SERCOM4_PAD0 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PA12D_SERCOM4_PAD1 _UL_(12)
|
||
|
#define MUX_PA12D_SERCOM4_PAD1 _UL_(3)
|
||
|
#define PINMUX_PA12D_SERCOM4_PAD1 ((PIN_PA12D_SERCOM4_PAD1 << 16) | MUX_PA12D_SERCOM4_PAD1)
|
||
|
#define PORT_PA12D_SERCOM4_PAD1 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PB09D_SERCOM4_PAD1 _UL_(41)
|
||
|
#define MUX_PB09D_SERCOM4_PAD1 _UL_(3)
|
||
|
#define PINMUX_PB09D_SERCOM4_PAD1 ((PIN_PB09D_SERCOM4_PAD1 << 16) | MUX_PB09D_SERCOM4_PAD1)
|
||
|
#define PORT_PB09D_SERCOM4_PAD1 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PB13C_SERCOM4_PAD1 _UL_(45)
|
||
|
#define MUX_PB13C_SERCOM4_PAD1 _UL_(2)
|
||
|
#define PINMUX_PB13C_SERCOM4_PAD1 ((PIN_PB13C_SERCOM4_PAD1 << 16) | MUX_PB13C_SERCOM4_PAD1)
|
||
|
#define PORT_PB13C_SERCOM4_PAD1 (_UL_(1) << 13)
|
||
|
|
||
|
#define PIN_PA14D_SERCOM4_PAD2 _UL_(14)
|
||
|
#define MUX_PA14D_SERCOM4_PAD2 _UL_(3)
|
||
|
#define PINMUX_PA14D_SERCOM4_PAD2 ((PIN_PA14D_SERCOM4_PAD2 << 16) | MUX_PA14D_SERCOM4_PAD2)
|
||
|
#define PORT_PA14D_SERCOM4_PAD2 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PB10D_SERCOM4_PAD2 _UL_(42)
|
||
|
#define MUX_PB10D_SERCOM4_PAD2 _UL_(3)
|
||
|
#define PINMUX_PB10D_SERCOM4_PAD2 ((PIN_PB10D_SERCOM4_PAD2 << 16) | MUX_PB10D_SERCOM4_PAD2)
|
||
|
#define PORT_PB10D_SERCOM4_PAD2 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PB14C_SERCOM4_PAD2 _UL_(46)
|
||
|
#define MUX_PB14C_SERCOM4_PAD2 _UL_(2)
|
||
|
#define PINMUX_PB14C_SERCOM4_PAD2 ((PIN_PB14C_SERCOM4_PAD2 << 16) | MUX_PB14C_SERCOM4_PAD2)
|
||
|
#define PORT_PB14C_SERCOM4_PAD2 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PB11D_SERCOM4_PAD3 _UL_(43)
|
||
|
#define MUX_PB11D_SERCOM4_PAD3 _UL_(3)
|
||
|
#define PINMUX_PB11D_SERCOM4_PAD3 ((PIN_PB11D_SERCOM4_PAD3 << 16) | MUX_PB11D_SERCOM4_PAD3)
|
||
|
#define PORT_PB11D_SERCOM4_PAD3 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA15D_SERCOM4_PAD3 _UL_(15)
|
||
|
#define MUX_PA15D_SERCOM4_PAD3 _UL_(3)
|
||
|
#define PINMUX_PA15D_SERCOM4_PAD3 ((PIN_PA15D_SERCOM4_PAD3 << 16) | MUX_PA15D_SERCOM4_PAD3)
|
||
|
#define PORT_PA15D_SERCOM4_PAD3 (_UL_(1) << 15)
|
||
|
|
||
|
#define PIN_PB15C_SERCOM4_PAD3 _UL_(47)
|
||
|
#define MUX_PB15C_SERCOM4_PAD3 _UL_(2)
|
||
|
#define PINMUX_PB15C_SERCOM4_PAD3 ((PIN_PB15C_SERCOM4_PAD3 << 16) | MUX_PB15C_SERCOM4_PAD3)
|
||
|
#define PORT_PB15C_SERCOM4_PAD3 (_UL_(1) << 15)
|
||
|
|
||
|
/* ========== PORT definition for SERCOM5 peripheral ========== */
|
||
|
#define PIN_PA23D_SERCOM5_PAD0 _UL_(23)
|
||
|
#define MUX_PA23D_SERCOM5_PAD0 _UL_(3)
|
||
|
#define PINMUX_PA23D_SERCOM5_PAD0 ((PIN_PA23D_SERCOM5_PAD0 << 16) | MUX_PA23D_SERCOM5_PAD0)
|
||
|
#define PORT_PA23D_SERCOM5_PAD0 (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PB02D_SERCOM5_PAD0 _UL_(34)
|
||
|
#define MUX_PB02D_SERCOM5_PAD0 _UL_(3)
|
||
|
#define PINMUX_PB02D_SERCOM5_PAD0 ((PIN_PB02D_SERCOM5_PAD0 << 16) | MUX_PB02D_SERCOM5_PAD0)
|
||
|
#define PORT_PB02D_SERCOM5_PAD0 (_UL_(1) << 2)
|
||
|
|
||
|
#define PIN_PB31D_SERCOM5_PAD0 _UL_(63)
|
||
|
#define MUX_PB31D_SERCOM5_PAD0 _UL_(3)
|
||
|
#define PINMUX_PB31D_SERCOM5_PAD0 ((PIN_PB31D_SERCOM5_PAD0 << 16) | MUX_PB31D_SERCOM5_PAD0)
|
||
|
#define PORT_PB31D_SERCOM5_PAD0 (_UL_(1) << 31)
|
||
|
|
||
|
#define PIN_PB16C_SERCOM5_PAD0 _UL_(48)
|
||
|
#define MUX_PB16C_SERCOM5_PAD0 _UL_(2)
|
||
|
#define PINMUX_PB16C_SERCOM5_PAD0 ((PIN_PB16C_SERCOM5_PAD0 << 16) | MUX_PB16C_SERCOM5_PAD0)
|
||
|
#define PORT_PB16C_SERCOM5_PAD0 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PA22D_SERCOM5_PAD1 _UL_(22)
|
||
|
#define MUX_PA22D_SERCOM5_PAD1 _UL_(3)
|
||
|
#define PINMUX_PA22D_SERCOM5_PAD1 ((PIN_PA22D_SERCOM5_PAD1 << 16) | MUX_PA22D_SERCOM5_PAD1)
|
||
|
#define PORT_PA22D_SERCOM5_PAD1 (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PB03D_SERCOM5_PAD1 _UL_(35)
|
||
|
#define MUX_PB03D_SERCOM5_PAD1 _UL_(3)
|
||
|
#define PINMUX_PB03D_SERCOM5_PAD1 ((PIN_PB03D_SERCOM5_PAD1 << 16) | MUX_PB03D_SERCOM5_PAD1)
|
||
|
#define PORT_PB03D_SERCOM5_PAD1 (_UL_(1) << 3)
|
||
|
|
||
|
#define PIN_PB30D_SERCOM5_PAD1 _UL_(62)
|
||
|
#define MUX_PB30D_SERCOM5_PAD1 _UL_(3)
|
||
|
#define PINMUX_PB30D_SERCOM5_PAD1 ((PIN_PB30D_SERCOM5_PAD1 << 16) | MUX_PB30D_SERCOM5_PAD1)
|
||
|
#define PORT_PB30D_SERCOM5_PAD1 (_UL_(1) << 30)
|
||
|
|
||
|
#define PIN_PB17C_SERCOM5_PAD1 _UL_(49)
|
||
|
#define MUX_PB17C_SERCOM5_PAD1 _UL_(2)
|
||
|
#define PINMUX_PB17C_SERCOM5_PAD1 ((PIN_PB17C_SERCOM5_PAD1 << 16) | MUX_PB17C_SERCOM5_PAD1)
|
||
|
#define PORT_PB17C_SERCOM5_PAD1 (_UL_(1) << 17)
|
||
|
|
||
|
#define PIN_PA24D_SERCOM5_PAD2 _UL_(24)
|
||
|
#define MUX_PA24D_SERCOM5_PAD2 _UL_(3)
|
||
|
#define PINMUX_PA24D_SERCOM5_PAD2 ((PIN_PA24D_SERCOM5_PAD2 << 16) | MUX_PA24D_SERCOM5_PAD2)
|
||
|
#define PORT_PA24D_SERCOM5_PAD2 (_UL_(1) << 24)
|
||
|
|
||
|
#define PIN_PB00D_SERCOM5_PAD2 _UL_(32)
|
||
|
#define MUX_PB00D_SERCOM5_PAD2 _UL_(3)
|
||
|
#define PINMUX_PB00D_SERCOM5_PAD2 ((PIN_PB00D_SERCOM5_PAD2 << 16) | MUX_PB00D_SERCOM5_PAD2)
|
||
|
#define PORT_PB00D_SERCOM5_PAD2 (_UL_(1) << 0)
|
||
|
|
||
|
#define PIN_PB22D_SERCOM5_PAD2 _UL_(54)
|
||
|
#define MUX_PB22D_SERCOM5_PAD2 _UL_(3)
|
||
|
#define PINMUX_PB22D_SERCOM5_PAD2 ((PIN_PB22D_SERCOM5_PAD2 << 16) | MUX_PB22D_SERCOM5_PAD2)
|
||
|
#define PORT_PB22D_SERCOM5_PAD2 (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PA20C_SERCOM5_PAD2 _UL_(20)
|
||
|
#define MUX_PA20C_SERCOM5_PAD2 _UL_(2)
|
||
|
#define PINMUX_PA20C_SERCOM5_PAD2 ((PIN_PA20C_SERCOM5_PAD2 << 16) | MUX_PA20C_SERCOM5_PAD2)
|
||
|
#define PORT_PA20C_SERCOM5_PAD2 (_UL_(1) << 20)
|
||
|
|
||
|
#define PIN_PA25D_SERCOM5_PAD3 _UL_(25)
|
||
|
#define MUX_PA25D_SERCOM5_PAD3 _UL_(3)
|
||
|
#define PINMUX_PA25D_SERCOM5_PAD3 ((PIN_PA25D_SERCOM5_PAD3 << 16) | MUX_PA25D_SERCOM5_PAD3)
|
||
|
#define PORT_PA25D_SERCOM5_PAD3 (_UL_(1) << 25)
|
||
|
|
||
|
#define PIN_PB01D_SERCOM5_PAD3 _UL_(33)
|
||
|
#define MUX_PB01D_SERCOM5_PAD3 _UL_(3)
|
||
|
#define PINMUX_PB01D_SERCOM5_PAD3 ((PIN_PB01D_SERCOM5_PAD3 << 16) | MUX_PB01D_SERCOM5_PAD3)
|
||
|
#define PORT_PB01D_SERCOM5_PAD3 (_UL_(1) << 1)
|
||
|
|
||
|
#define PIN_PB23D_SERCOM5_PAD3 _UL_(55)
|
||
|
#define MUX_PB23D_SERCOM5_PAD3 _UL_(3)
|
||
|
#define PINMUX_PB23D_SERCOM5_PAD3 ((PIN_PB23D_SERCOM5_PAD3 << 16) | MUX_PB23D_SERCOM5_PAD3)
|
||
|
#define PORT_PB23D_SERCOM5_PAD3 (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PA21C_SERCOM5_PAD3 _UL_(21)
|
||
|
#define MUX_PA21C_SERCOM5_PAD3 _UL_(2)
|
||
|
#define PINMUX_PA21C_SERCOM5_PAD3 ((PIN_PA21C_SERCOM5_PAD3 << 16) | MUX_PA21C_SERCOM5_PAD3)
|
||
|
#define PORT_PA21C_SERCOM5_PAD3 (_UL_(1) << 21)
|
||
|
|
||
|
/* ========== PORT definition for TC0 peripheral ========== */
|
||
|
#define PIN_PA04E_TC0_WO0 _UL_(4)
|
||
|
#define MUX_PA04E_TC0_WO0 _UL_(4)
|
||
|
#define PINMUX_PA04E_TC0_WO0 ((PIN_PA04E_TC0_WO0 << 16) | MUX_PA04E_TC0_WO0)
|
||
|
#define PORT_PA04E_TC0_WO0 (_UL_(1) << 4)
|
||
|
|
||
|
#define PIN_PA08E_TC0_WO0 _UL_(8)
|
||
|
#define MUX_PA08E_TC0_WO0 _UL_(4)
|
||
|
#define PINMUX_PA08E_TC0_WO0 ((PIN_PA08E_TC0_WO0 << 16) | MUX_PA08E_TC0_WO0)
|
||
|
#define PORT_PA08E_TC0_WO0 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PB30E_TC0_WO0 _UL_(62)
|
||
|
#define MUX_PB30E_TC0_WO0 _UL_(4)
|
||
|
#define PINMUX_PB30E_TC0_WO0 ((PIN_PB30E_TC0_WO0 << 16) | MUX_PB30E_TC0_WO0)
|
||
|
#define PORT_PB30E_TC0_WO0 (_UL_(1) << 30)
|
||
|
|
||
|
#define PIN_PA05E_TC0_WO1 _UL_(5)
|
||
|
#define MUX_PA05E_TC0_WO1 _UL_(4)
|
||
|
#define PINMUX_PA05E_TC0_WO1 ((PIN_PA05E_TC0_WO1 << 16) | MUX_PA05E_TC0_WO1)
|
||
|
#define PORT_PA05E_TC0_WO1 (_UL_(1) << 5)
|
||
|
|
||
|
#define PIN_PA09E_TC0_WO1 _UL_(9)
|
||
|
#define MUX_PA09E_TC0_WO1 _UL_(4)
|
||
|
#define PINMUX_PA09E_TC0_WO1 ((PIN_PA09E_TC0_WO1 << 16) | MUX_PA09E_TC0_WO1)
|
||
|
#define PORT_PA09E_TC0_WO1 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PB31E_TC0_WO1 _UL_(63)
|
||
|
#define MUX_PB31E_TC0_WO1 _UL_(4)
|
||
|
#define PINMUX_PB31E_TC0_WO1 ((PIN_PB31E_TC0_WO1 << 16) | MUX_PB31E_TC0_WO1)
|
||
|
#define PORT_PB31E_TC0_WO1 (_UL_(1) << 31)
|
||
|
|
||
|
/* ========== PORT definition for TC1 peripheral ========== */
|
||
|
#define PIN_PA06E_TC1_WO0 _UL_(6)
|
||
|
#define MUX_PA06E_TC1_WO0 _UL_(4)
|
||
|
#define PINMUX_PA06E_TC1_WO0 ((PIN_PA06E_TC1_WO0 << 16) | MUX_PA06E_TC1_WO0)
|
||
|
#define PORT_PA06E_TC1_WO0 (_UL_(1) << 6)
|
||
|
|
||
|
#define PIN_PA10E_TC1_WO0 _UL_(10)
|
||
|
#define MUX_PA10E_TC1_WO0 _UL_(4)
|
||
|
#define PINMUX_PA10E_TC1_WO0 ((PIN_PA10E_TC1_WO0 << 16) | MUX_PA10E_TC1_WO0)
|
||
|
#define PORT_PA10E_TC1_WO0 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA07E_TC1_WO1 _UL_(7)
|
||
|
#define MUX_PA07E_TC1_WO1 _UL_(4)
|
||
|
#define PINMUX_PA07E_TC1_WO1 ((PIN_PA07E_TC1_WO1 << 16) | MUX_PA07E_TC1_WO1)
|
||
|
#define PORT_PA07E_TC1_WO1 (_UL_(1) << 7)
|
||
|
|
||
|
#define PIN_PA11E_TC1_WO1 _UL_(11)
|
||
|
#define MUX_PA11E_TC1_WO1 _UL_(4)
|
||
|
#define PINMUX_PA11E_TC1_WO1 ((PIN_PA11E_TC1_WO1 << 16) | MUX_PA11E_TC1_WO1)
|
||
|
#define PORT_PA11E_TC1_WO1 (_UL_(1) << 11)
|
||
|
|
||
|
/* ========== PORT definition for TC2 peripheral ========== */
|
||
|
#define PIN_PA12E_TC2_WO0 _UL_(12)
|
||
|
#define MUX_PA12E_TC2_WO0 _UL_(4)
|
||
|
#define PINMUX_PA12E_TC2_WO0 ((PIN_PA12E_TC2_WO0 << 16) | MUX_PA12E_TC2_WO0)
|
||
|
#define PORT_PA12E_TC2_WO0 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PA16E_TC2_WO0 _UL_(16)
|
||
|
#define MUX_PA16E_TC2_WO0 _UL_(4)
|
||
|
#define PINMUX_PA16E_TC2_WO0 ((PIN_PA16E_TC2_WO0 << 16) | MUX_PA16E_TC2_WO0)
|
||
|
#define PORT_PA16E_TC2_WO0 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PA00E_TC2_WO0 _UL_(0)
|
||
|
#define MUX_PA00E_TC2_WO0 _UL_(4)
|
||
|
#define PINMUX_PA00E_TC2_WO0 ((PIN_PA00E_TC2_WO0 << 16) | MUX_PA00E_TC2_WO0)
|
||
|
#define PORT_PA00E_TC2_WO0 (_UL_(1) << 0)
|
||
|
|
||
|
#define PIN_PA01E_TC2_WO1 _UL_(1)
|
||
|
#define MUX_PA01E_TC2_WO1 _UL_(4)
|
||
|
#define PINMUX_PA01E_TC2_WO1 ((PIN_PA01E_TC2_WO1 << 16) | MUX_PA01E_TC2_WO1)
|
||
|
#define PORT_PA01E_TC2_WO1 (_UL_(1) << 1)
|
||
|
|
||
|
#define PIN_PA13E_TC2_WO1 _UL_(13)
|
||
|
#define MUX_PA13E_TC2_WO1 _UL_(4)
|
||
|
#define PINMUX_PA13E_TC2_WO1 ((PIN_PA13E_TC2_WO1 << 16) | MUX_PA13E_TC2_WO1)
|
||
|
#define PORT_PA13E_TC2_WO1 (_UL_(1) << 13)
|
||
|
|
||
|
#define PIN_PA17E_TC2_WO1 _UL_(17)
|
||
|
#define MUX_PA17E_TC2_WO1 _UL_(4)
|
||
|
#define PINMUX_PA17E_TC2_WO1 ((PIN_PA17E_TC2_WO1 << 16) | MUX_PA17E_TC2_WO1)
|
||
|
#define PORT_PA17E_TC2_WO1 (_UL_(1) << 17)
|
||
|
|
||
|
/* ========== PORT definition for TC3 peripheral ========== */
|
||
|
#define PIN_PA18E_TC3_WO0 _UL_(18)
|
||
|
#define MUX_PA18E_TC3_WO0 _UL_(4)
|
||
|
#define PINMUX_PA18E_TC3_WO0 ((PIN_PA18E_TC3_WO0 << 16) | MUX_PA18E_TC3_WO0)
|
||
|
#define PORT_PA18E_TC3_WO0 (_UL_(1) << 18)
|
||
|
|
||
|
#define PIN_PA14E_TC3_WO0 _UL_(14)
|
||
|
#define MUX_PA14E_TC3_WO0 _UL_(4)
|
||
|
#define PINMUX_PA14E_TC3_WO0 ((PIN_PA14E_TC3_WO0 << 16) | MUX_PA14E_TC3_WO0)
|
||
|
#define PORT_PA14E_TC3_WO0 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PA15E_TC3_WO1 _UL_(15)
|
||
|
#define MUX_PA15E_TC3_WO1 _UL_(4)
|
||
|
#define PINMUX_PA15E_TC3_WO1 ((PIN_PA15E_TC3_WO1 << 16) | MUX_PA15E_TC3_WO1)
|
||
|
#define PORT_PA15E_TC3_WO1 (_UL_(1) << 15)
|
||
|
|
||
|
#define PIN_PA19E_TC3_WO1 _UL_(19)
|
||
|
#define MUX_PA19E_TC3_WO1 _UL_(4)
|
||
|
#define PINMUX_PA19E_TC3_WO1 ((PIN_PA19E_TC3_WO1 << 16) | MUX_PA19E_TC3_WO1)
|
||
|
#define PORT_PA19E_TC3_WO1 (_UL_(1) << 19)
|
||
|
|
||
|
/* ========== PORT definition for TC4 peripheral ========== */
|
||
|
#define PIN_PA22E_TC4_WO0 _UL_(22)
|
||
|
#define MUX_PA22E_TC4_WO0 _UL_(4)
|
||
|
#define PINMUX_PA22E_TC4_WO0 ((PIN_PA22E_TC4_WO0 << 16) | MUX_PA22E_TC4_WO0)
|
||
|
#define PORT_PA22E_TC4_WO0 (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PB08E_TC4_WO0 _UL_(40)
|
||
|
#define MUX_PB08E_TC4_WO0 _UL_(4)
|
||
|
#define PINMUX_PB08E_TC4_WO0 ((PIN_PB08E_TC4_WO0 << 16) | MUX_PB08E_TC4_WO0)
|
||
|
#define PORT_PB08E_TC4_WO0 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PB12E_TC4_WO0 _UL_(44)
|
||
|
#define MUX_PB12E_TC4_WO0 _UL_(4)
|
||
|
#define PINMUX_PB12E_TC4_WO0 ((PIN_PB12E_TC4_WO0 << 16) | MUX_PB12E_TC4_WO0)
|
||
|
#define PORT_PB12E_TC4_WO0 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PA23E_TC4_WO1 _UL_(23)
|
||
|
#define MUX_PA23E_TC4_WO1 _UL_(4)
|
||
|
#define PINMUX_PA23E_TC4_WO1 ((PIN_PA23E_TC4_WO1 << 16) | MUX_PA23E_TC4_WO1)
|
||
|
#define PORT_PA23E_TC4_WO1 (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PB09E_TC4_WO1 _UL_(41)
|
||
|
#define MUX_PB09E_TC4_WO1 _UL_(4)
|
||
|
#define PINMUX_PB09E_TC4_WO1 ((PIN_PB09E_TC4_WO1 << 16) | MUX_PB09E_TC4_WO1)
|
||
|
#define PORT_PB09E_TC4_WO1 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PB13E_TC4_WO1 _UL_(45)
|
||
|
#define MUX_PB13E_TC4_WO1 _UL_(4)
|
||
|
#define PINMUX_PB13E_TC4_WO1 ((PIN_PB13E_TC4_WO1 << 16) | MUX_PB13E_TC4_WO1)
|
||
|
#define PORT_PB13E_TC4_WO1 (_UL_(1) << 13)
|
||
|
|
||
|
/* ========== PORT definition for TC5 peripheral ========== */
|
||
|
#define PIN_PA24E_TC5_WO0 _UL_(24)
|
||
|
#define MUX_PA24E_TC5_WO0 _UL_(4)
|
||
|
#define PINMUX_PA24E_TC5_WO0 ((PIN_PA24E_TC5_WO0 << 16) | MUX_PA24E_TC5_WO0)
|
||
|
#define PORT_PA24E_TC5_WO0 (_UL_(1) << 24)
|
||
|
|
||
|
#define PIN_PB10E_TC5_WO0 _UL_(42)
|
||
|
#define MUX_PB10E_TC5_WO0 _UL_(4)
|
||
|
#define PINMUX_PB10E_TC5_WO0 ((PIN_PB10E_TC5_WO0 << 16) | MUX_PB10E_TC5_WO0)
|
||
|
#define PORT_PB10E_TC5_WO0 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PB14E_TC5_WO0 _UL_(46)
|
||
|
#define MUX_PB14E_TC5_WO0 _UL_(4)
|
||
|
#define PINMUX_PB14E_TC5_WO0 ((PIN_PB14E_TC5_WO0 << 16) | MUX_PB14E_TC5_WO0)
|
||
|
#define PORT_PB14E_TC5_WO0 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PA25E_TC5_WO1 _UL_(25)
|
||
|
#define MUX_PA25E_TC5_WO1 _UL_(4)
|
||
|
#define PINMUX_PA25E_TC5_WO1 ((PIN_PA25E_TC5_WO1 << 16) | MUX_PA25E_TC5_WO1)
|
||
|
#define PORT_PA25E_TC5_WO1 (_UL_(1) << 25)
|
||
|
|
||
|
#define PIN_PB11E_TC5_WO1 _UL_(43)
|
||
|
#define MUX_PB11E_TC5_WO1 _UL_(4)
|
||
|
#define PINMUX_PB11E_TC5_WO1 ((PIN_PB11E_TC5_WO1 << 16) | MUX_PB11E_TC5_WO1)
|
||
|
#define PORT_PB11E_TC5_WO1 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PB15E_TC5_WO1 _UL_(47)
|
||
|
#define MUX_PB15E_TC5_WO1 _UL_(4)
|
||
|
#define PINMUX_PB15E_TC5_WO1 ((PIN_PB15E_TC5_WO1 << 16) | MUX_PB15E_TC5_WO1)
|
||
|
#define PORT_PB15E_TC5_WO1 (_UL_(1) << 15)
|
||
|
|
||
|
/* ========== PORT definition for TCC0 peripheral ========== */
|
||
|
#define PIN_PA20G_TCC0_WO0 _UL_(20)
|
||
|
#define MUX_PA20G_TCC0_WO0 _UL_(6)
|
||
|
#define PINMUX_PA20G_TCC0_WO0 ((PIN_PA20G_TCC0_WO0 << 16) | MUX_PA20G_TCC0_WO0)
|
||
|
#define PORT_PA20G_TCC0_WO0 (_UL_(1) << 20)
|
||
|
|
||
|
#define PIN_PB12G_TCC0_WO0 _UL_(44)
|
||
|
#define MUX_PB12G_TCC0_WO0 _UL_(6)
|
||
|
#define PINMUX_PB12G_TCC0_WO0 ((PIN_PB12G_TCC0_WO0 << 16) | MUX_PB12G_TCC0_WO0)
|
||
|
#define PORT_PB12G_TCC0_WO0 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PA08F_TCC0_WO0 _UL_(8)
|
||
|
#define MUX_PA08F_TCC0_WO0 _UL_(5)
|
||
|
#define PINMUX_PA08F_TCC0_WO0 ((PIN_PA08F_TCC0_WO0 << 16) | MUX_PA08F_TCC0_WO0)
|
||
|
#define PORT_PA08F_TCC0_WO0 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PA21G_TCC0_WO1 _UL_(21)
|
||
|
#define MUX_PA21G_TCC0_WO1 _UL_(6)
|
||
|
#define PINMUX_PA21G_TCC0_WO1 ((PIN_PA21G_TCC0_WO1 << 16) | MUX_PA21G_TCC0_WO1)
|
||
|
#define PORT_PA21G_TCC0_WO1 (_UL_(1) << 21)
|
||
|
|
||
|
#define PIN_PB13G_TCC0_WO1 _UL_(45)
|
||
|
#define MUX_PB13G_TCC0_WO1 _UL_(6)
|
||
|
#define PINMUX_PB13G_TCC0_WO1 ((PIN_PB13G_TCC0_WO1 << 16) | MUX_PB13G_TCC0_WO1)
|
||
|
#define PORT_PB13G_TCC0_WO1 (_UL_(1) << 13)
|
||
|
|
||
|
#define PIN_PA09F_TCC0_WO1 _UL_(9)
|
||
|
#define MUX_PA09F_TCC0_WO1 _UL_(5)
|
||
|
#define PINMUX_PA09F_TCC0_WO1 ((PIN_PA09F_TCC0_WO1 << 16) | MUX_PA09F_TCC0_WO1)
|
||
|
#define PORT_PA09F_TCC0_WO1 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA22G_TCC0_WO2 _UL_(22)
|
||
|
#define MUX_PA22G_TCC0_WO2 _UL_(6)
|
||
|
#define PINMUX_PA22G_TCC0_WO2 ((PIN_PA22G_TCC0_WO2 << 16) | MUX_PA22G_TCC0_WO2)
|
||
|
#define PORT_PA22G_TCC0_WO2 (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PB14G_TCC0_WO2 _UL_(46)
|
||
|
#define MUX_PB14G_TCC0_WO2 _UL_(6)
|
||
|
#define PINMUX_PB14G_TCC0_WO2 ((PIN_PB14G_TCC0_WO2 << 16) | MUX_PB14G_TCC0_WO2)
|
||
|
#define PORT_PB14G_TCC0_WO2 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PA10F_TCC0_WO2 _UL_(10)
|
||
|
#define MUX_PA10F_TCC0_WO2 _UL_(5)
|
||
|
#define PINMUX_PA10F_TCC0_WO2 ((PIN_PA10F_TCC0_WO2 << 16) | MUX_PA10F_TCC0_WO2)
|
||
|
#define PORT_PA10F_TCC0_WO2 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA23G_TCC0_WO3 _UL_(23)
|
||
|
#define MUX_PA23G_TCC0_WO3 _UL_(6)
|
||
|
#define PINMUX_PA23G_TCC0_WO3 ((PIN_PA23G_TCC0_WO3 << 16) | MUX_PA23G_TCC0_WO3)
|
||
|
#define PORT_PA23G_TCC0_WO3 (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PB15G_TCC0_WO3 _UL_(47)
|
||
|
#define MUX_PB15G_TCC0_WO3 _UL_(6)
|
||
|
#define PINMUX_PB15G_TCC0_WO3 ((PIN_PB15G_TCC0_WO3 << 16) | MUX_PB15G_TCC0_WO3)
|
||
|
#define PORT_PB15G_TCC0_WO3 (_UL_(1) << 15)
|
||
|
|
||
|
#define PIN_PA11F_TCC0_WO3 _UL_(11)
|
||
|
#define MUX_PA11F_TCC0_WO3 _UL_(5)
|
||
|
#define PINMUX_PA11F_TCC0_WO3 ((PIN_PA11F_TCC0_WO3 << 16) | MUX_PA11F_TCC0_WO3)
|
||
|
#define PORT_PA11F_TCC0_WO3 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA16G_TCC0_WO4 _UL_(16)
|
||
|
#define MUX_PA16G_TCC0_WO4 _UL_(6)
|
||
|
#define PINMUX_PA16G_TCC0_WO4 ((PIN_PA16G_TCC0_WO4 << 16) | MUX_PA16G_TCC0_WO4)
|
||
|
#define PORT_PA16G_TCC0_WO4 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PB16G_TCC0_WO4 _UL_(48)
|
||
|
#define MUX_PB16G_TCC0_WO4 _UL_(6)
|
||
|
#define PINMUX_PB16G_TCC0_WO4 ((PIN_PB16G_TCC0_WO4 << 16) | MUX_PB16G_TCC0_WO4)
|
||
|
#define PORT_PB16G_TCC0_WO4 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PB10F_TCC0_WO4 _UL_(42)
|
||
|
#define MUX_PB10F_TCC0_WO4 _UL_(5)
|
||
|
#define PINMUX_PB10F_TCC0_WO4 ((PIN_PB10F_TCC0_WO4 << 16) | MUX_PB10F_TCC0_WO4)
|
||
|
#define PORT_PB10F_TCC0_WO4 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA17G_TCC0_WO5 _UL_(17)
|
||
|
#define MUX_PA17G_TCC0_WO5 _UL_(6)
|
||
|
#define PINMUX_PA17G_TCC0_WO5 ((PIN_PA17G_TCC0_WO5 << 16) | MUX_PA17G_TCC0_WO5)
|
||
|
#define PORT_PA17G_TCC0_WO5 (_UL_(1) << 17)
|
||
|
|
||
|
#define PIN_PB17G_TCC0_WO5 _UL_(49)
|
||
|
#define MUX_PB17G_TCC0_WO5 _UL_(6)
|
||
|
#define PINMUX_PB17G_TCC0_WO5 ((PIN_PB17G_TCC0_WO5 << 16) | MUX_PB17G_TCC0_WO5)
|
||
|
#define PORT_PB17G_TCC0_WO5 (_UL_(1) << 17)
|
||
|
|
||
|
#define PIN_PB11F_TCC0_WO5 _UL_(43)
|
||
|
#define MUX_PB11F_TCC0_WO5 _UL_(5)
|
||
|
#define PINMUX_PB11F_TCC0_WO5 ((PIN_PB11F_TCC0_WO5 << 16) | MUX_PB11F_TCC0_WO5)
|
||
|
#define PORT_PB11F_TCC0_WO5 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA18G_TCC0_WO6 _UL_(18)
|
||
|
#define MUX_PA18G_TCC0_WO6 _UL_(6)
|
||
|
#define PINMUX_PA18G_TCC0_WO6 ((PIN_PA18G_TCC0_WO6 << 16) | MUX_PA18G_TCC0_WO6)
|
||
|
#define PORT_PA18G_TCC0_WO6 (_UL_(1) << 18)
|
||
|
|
||
|
#define PIN_PB30G_TCC0_WO6 _UL_(62)
|
||
|
#define MUX_PB30G_TCC0_WO6 _UL_(6)
|
||
|
#define PINMUX_PB30G_TCC0_WO6 ((PIN_PB30G_TCC0_WO6 << 16) | MUX_PB30G_TCC0_WO6)
|
||
|
#define PORT_PB30G_TCC0_WO6 (_UL_(1) << 30)
|
||
|
|
||
|
#define PIN_PA12F_TCC0_WO6 _UL_(12)
|
||
|
#define MUX_PA12F_TCC0_WO6 _UL_(5)
|
||
|
#define PINMUX_PA12F_TCC0_WO6 ((PIN_PA12F_TCC0_WO6 << 16) | MUX_PA12F_TCC0_WO6)
|
||
|
#define PORT_PA12F_TCC0_WO6 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PA19G_TCC0_WO7 _UL_(19)
|
||
|
#define MUX_PA19G_TCC0_WO7 _UL_(6)
|
||
|
#define PINMUX_PA19G_TCC0_WO7 ((PIN_PA19G_TCC0_WO7 << 16) | MUX_PA19G_TCC0_WO7)
|
||
|
#define PORT_PA19G_TCC0_WO7 (_UL_(1) << 19)
|
||
|
|
||
|
#define PIN_PB31G_TCC0_WO7 _UL_(63)
|
||
|
#define MUX_PB31G_TCC0_WO7 _UL_(6)
|
||
|
#define PINMUX_PB31G_TCC0_WO7 ((PIN_PB31G_TCC0_WO7 << 16) | MUX_PB31G_TCC0_WO7)
|
||
|
#define PORT_PB31G_TCC0_WO7 (_UL_(1) << 31)
|
||
|
|
||
|
#define PIN_PA13F_TCC0_WO7 _UL_(13)
|
||
|
#define MUX_PA13F_TCC0_WO7 _UL_(5)
|
||
|
#define PINMUX_PA13F_TCC0_WO7 ((PIN_PA13F_TCC0_WO7 << 16) | MUX_PA13F_TCC0_WO7)
|
||
|
#define PORT_PA13F_TCC0_WO7 (_UL_(1) << 13)
|
||
|
|
||
|
/* ========== PORT definition for TCC1 peripheral ========== */
|
||
|
#define PIN_PB10G_TCC1_WO0 _UL_(42)
|
||
|
#define MUX_PB10G_TCC1_WO0 _UL_(6)
|
||
|
#define PINMUX_PB10G_TCC1_WO0 ((PIN_PB10G_TCC1_WO0 << 16) | MUX_PB10G_TCC1_WO0)
|
||
|
#define PORT_PB10G_TCC1_WO0 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA16F_TCC1_WO0 _UL_(16)
|
||
|
#define MUX_PA16F_TCC1_WO0 _UL_(5)
|
||
|
#define PINMUX_PA16F_TCC1_WO0 ((PIN_PA16F_TCC1_WO0 << 16) | MUX_PA16F_TCC1_WO0)
|
||
|
#define PORT_PA16F_TCC1_WO0 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PB11G_TCC1_WO1 _UL_(43)
|
||
|
#define MUX_PB11G_TCC1_WO1 _UL_(6)
|
||
|
#define PINMUX_PB11G_TCC1_WO1 ((PIN_PB11G_TCC1_WO1 << 16) | MUX_PB11G_TCC1_WO1)
|
||
|
#define PORT_PB11G_TCC1_WO1 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA17F_TCC1_WO1 _UL_(17)
|
||
|
#define MUX_PA17F_TCC1_WO1 _UL_(5)
|
||
|
#define PINMUX_PA17F_TCC1_WO1 ((PIN_PA17F_TCC1_WO1 << 16) | MUX_PA17F_TCC1_WO1)
|
||
|
#define PORT_PA17F_TCC1_WO1 (_UL_(1) << 17)
|
||
|
|
||
|
#define PIN_PA12G_TCC1_WO2 _UL_(12)
|
||
|
#define MUX_PA12G_TCC1_WO2 _UL_(6)
|
||
|
#define PINMUX_PA12G_TCC1_WO2 ((PIN_PA12G_TCC1_WO2 << 16) | MUX_PA12G_TCC1_WO2)
|
||
|
#define PORT_PA12G_TCC1_WO2 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PA14G_TCC1_WO2 _UL_(14)
|
||
|
#define MUX_PA14G_TCC1_WO2 _UL_(6)
|
||
|
#define PINMUX_PA14G_TCC1_WO2 ((PIN_PA14G_TCC1_WO2 << 16) | MUX_PA14G_TCC1_WO2)
|
||
|
#define PORT_PA14G_TCC1_WO2 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PA18F_TCC1_WO2 _UL_(18)
|
||
|
#define MUX_PA18F_TCC1_WO2 _UL_(5)
|
||
|
#define PINMUX_PA18F_TCC1_WO2 ((PIN_PA18F_TCC1_WO2 << 16) | MUX_PA18F_TCC1_WO2)
|
||
|
#define PORT_PA18F_TCC1_WO2 (_UL_(1) << 18)
|
||
|
|
||
|
#define PIN_PA13G_TCC1_WO3 _UL_(13)
|
||
|
#define MUX_PA13G_TCC1_WO3 _UL_(6)
|
||
|
#define PINMUX_PA13G_TCC1_WO3 ((PIN_PA13G_TCC1_WO3 << 16) | MUX_PA13G_TCC1_WO3)
|
||
|
#define PORT_PA13G_TCC1_WO3 (_UL_(1) << 13)
|
||
|
|
||
|
#define PIN_PA15G_TCC1_WO3 _UL_(15)
|
||
|
#define MUX_PA15G_TCC1_WO3 _UL_(6)
|
||
|
#define PINMUX_PA15G_TCC1_WO3 ((PIN_PA15G_TCC1_WO3 << 16) | MUX_PA15G_TCC1_WO3)
|
||
|
#define PORT_PA15G_TCC1_WO3 (_UL_(1) << 15)
|
||
|
|
||
|
#define PIN_PA19F_TCC1_WO3 _UL_(19)
|
||
|
#define MUX_PA19F_TCC1_WO3 _UL_(5)
|
||
|
#define PINMUX_PA19F_TCC1_WO3 ((PIN_PA19F_TCC1_WO3 << 16) | MUX_PA19F_TCC1_WO3)
|
||
|
#define PORT_PA19F_TCC1_WO3 (_UL_(1) << 19)
|
||
|
|
||
|
#define PIN_PA08G_TCC1_WO4 _UL_(8)
|
||
|
#define MUX_PA08G_TCC1_WO4 _UL_(6)
|
||
|
#define PINMUX_PA08G_TCC1_WO4 ((PIN_PA08G_TCC1_WO4 << 16) | MUX_PA08G_TCC1_WO4)
|
||
|
#define PORT_PA08G_TCC1_WO4 (_UL_(1) << 8)
|
||
|
|
||
|
#define PIN_PA20F_TCC1_WO4 _UL_(20)
|
||
|
#define MUX_PA20F_TCC1_WO4 _UL_(5)
|
||
|
#define PINMUX_PA20F_TCC1_WO4 ((PIN_PA20F_TCC1_WO4 << 16) | MUX_PA20F_TCC1_WO4)
|
||
|
#define PORT_PA20F_TCC1_WO4 (_UL_(1) << 20)
|
||
|
|
||
|
#define PIN_PA09G_TCC1_WO5 _UL_(9)
|
||
|
#define MUX_PA09G_TCC1_WO5 _UL_(6)
|
||
|
#define PINMUX_PA09G_TCC1_WO5 ((PIN_PA09G_TCC1_WO5 << 16) | MUX_PA09G_TCC1_WO5)
|
||
|
#define PORT_PA09G_TCC1_WO5 (_UL_(1) << 9)
|
||
|
|
||
|
#define PIN_PA21F_TCC1_WO5 _UL_(21)
|
||
|
#define MUX_PA21F_TCC1_WO5 _UL_(5)
|
||
|
#define PINMUX_PA21F_TCC1_WO5 ((PIN_PA21F_TCC1_WO5 << 16) | MUX_PA21F_TCC1_WO5)
|
||
|
#define PORT_PA21F_TCC1_WO5 (_UL_(1) << 21)
|
||
|
|
||
|
#define PIN_PA10G_TCC1_WO6 _UL_(10)
|
||
|
#define MUX_PA10G_TCC1_WO6 _UL_(6)
|
||
|
#define PINMUX_PA10G_TCC1_WO6 ((PIN_PA10G_TCC1_WO6 << 16) | MUX_PA10G_TCC1_WO6)
|
||
|
#define PORT_PA10G_TCC1_WO6 (_UL_(1) << 10)
|
||
|
|
||
|
#define PIN_PA22F_TCC1_WO6 _UL_(22)
|
||
|
#define MUX_PA22F_TCC1_WO6 _UL_(5)
|
||
|
#define PINMUX_PA22F_TCC1_WO6 ((PIN_PA22F_TCC1_WO6 << 16) | MUX_PA22F_TCC1_WO6)
|
||
|
#define PORT_PA22F_TCC1_WO6 (_UL_(1) << 22)
|
||
|
|
||
|
#define PIN_PA11G_TCC1_WO7 _UL_(11)
|
||
|
#define MUX_PA11G_TCC1_WO7 _UL_(6)
|
||
|
#define PINMUX_PA11G_TCC1_WO7 ((PIN_PA11G_TCC1_WO7 << 16) | MUX_PA11G_TCC1_WO7)
|
||
|
#define PORT_PA11G_TCC1_WO7 (_UL_(1) << 11)
|
||
|
|
||
|
#define PIN_PA23F_TCC1_WO7 _UL_(23)
|
||
|
#define MUX_PA23F_TCC1_WO7 _UL_(5)
|
||
|
#define PINMUX_PA23F_TCC1_WO7 ((PIN_PA23F_TCC1_WO7 << 16) | MUX_PA23F_TCC1_WO7)
|
||
|
#define PORT_PA23F_TCC1_WO7 (_UL_(1) << 23)
|
||
|
|
||
|
/* ========== PORT definition for TCC2 peripheral ========== */
|
||
|
#define PIN_PA14F_TCC2_WO0 _UL_(14)
|
||
|
#define MUX_PA14F_TCC2_WO0 _UL_(5)
|
||
|
#define PINMUX_PA14F_TCC2_WO0 ((PIN_PA14F_TCC2_WO0 << 16) | MUX_PA14F_TCC2_WO0)
|
||
|
#define PORT_PA14F_TCC2_WO0 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PA30F_TCC2_WO0 _UL_(30)
|
||
|
#define MUX_PA30F_TCC2_WO0 _UL_(5)
|
||
|
#define PINMUX_PA30F_TCC2_WO0 ((PIN_PA30F_TCC2_WO0 << 16) | MUX_PA30F_TCC2_WO0)
|
||
|
#define PORT_PA30F_TCC2_WO0 (_UL_(1) << 30)
|
||
|
|
||
|
#define PIN_PA15F_TCC2_WO1 _UL_(15)
|
||
|
#define MUX_PA15F_TCC2_WO1 _UL_(5)
|
||
|
#define PINMUX_PA15F_TCC2_WO1 ((PIN_PA15F_TCC2_WO1 << 16) | MUX_PA15F_TCC2_WO1)
|
||
|
#define PORT_PA15F_TCC2_WO1 (_UL_(1) << 15)
|
||
|
|
||
|
#define PIN_PA31F_TCC2_WO1 _UL_(31)
|
||
|
#define MUX_PA31F_TCC2_WO1 _UL_(5)
|
||
|
#define PINMUX_PA31F_TCC2_WO1 ((PIN_PA31F_TCC2_WO1 << 16) | MUX_PA31F_TCC2_WO1)
|
||
|
#define PORT_PA31F_TCC2_WO1 (_UL_(1) << 31)
|
||
|
|
||
|
#define PIN_PA24F_TCC2_WO2 _UL_(24)
|
||
|
#define MUX_PA24F_TCC2_WO2 _UL_(5)
|
||
|
#define PINMUX_PA24F_TCC2_WO2 ((PIN_PA24F_TCC2_WO2 << 16) | MUX_PA24F_TCC2_WO2)
|
||
|
#define PORT_PA24F_TCC2_WO2 (_UL_(1) << 24)
|
||
|
|
||
|
#define PIN_PB02F_TCC2_WO2 _UL_(34)
|
||
|
#define MUX_PB02F_TCC2_WO2 _UL_(5)
|
||
|
#define PINMUX_PB02F_TCC2_WO2 ((PIN_PB02F_TCC2_WO2 << 16) | MUX_PB02F_TCC2_WO2)
|
||
|
#define PORT_PB02F_TCC2_WO2 (_UL_(1) << 2)
|
||
|
|
||
|
/* ========== PORT definition for TCC3 peripheral ========== */
|
||
|
#define PIN_PB12F_TCC3_WO0 _UL_(44)
|
||
|
#define MUX_PB12F_TCC3_WO0 _UL_(5)
|
||
|
#define PINMUX_PB12F_TCC3_WO0 ((PIN_PB12F_TCC3_WO0 << 16) | MUX_PB12F_TCC3_WO0)
|
||
|
#define PORT_PB12F_TCC3_WO0 (_UL_(1) << 12)
|
||
|
|
||
|
#define PIN_PB16F_TCC3_WO0 _UL_(48)
|
||
|
#define MUX_PB16F_TCC3_WO0 _UL_(5)
|
||
|
#define PINMUX_PB16F_TCC3_WO0 ((PIN_PB16F_TCC3_WO0 << 16) | MUX_PB16F_TCC3_WO0)
|
||
|
#define PORT_PB16F_TCC3_WO0 (_UL_(1) << 16)
|
||
|
|
||
|
#define PIN_PB13F_TCC3_WO1 _UL_(45)
|
||
|
#define MUX_PB13F_TCC3_WO1 _UL_(5)
|
||
|
#define PINMUX_PB13F_TCC3_WO1 ((PIN_PB13F_TCC3_WO1 << 16) | MUX_PB13F_TCC3_WO1)
|
||
|
#define PORT_PB13F_TCC3_WO1 (_UL_(1) << 13)
|
||
|
|
||
|
#define PIN_PB17F_TCC3_WO1 _UL_(49)
|
||
|
#define MUX_PB17F_TCC3_WO1 _UL_(5)
|
||
|
#define PINMUX_PB17F_TCC3_WO1 ((PIN_PB17F_TCC3_WO1 << 16) | MUX_PB17F_TCC3_WO1)
|
||
|
#define PORT_PB17F_TCC3_WO1 (_UL_(1) << 17)
|
||
|
|
||
|
/* ========== PORT definition for TCC4 peripheral ========== */
|
||
|
#define PIN_PB14F_TCC4_WO0 _UL_(46)
|
||
|
#define MUX_PB14F_TCC4_WO0 _UL_(5)
|
||
|
#define PINMUX_PB14F_TCC4_WO0 ((PIN_PB14F_TCC4_WO0 << 16) | MUX_PB14F_TCC4_WO0)
|
||
|
#define PORT_PB14F_TCC4_WO0 (_UL_(1) << 14)
|
||
|
|
||
|
#define PIN_PB30F_TCC4_WO0 _UL_(62)
|
||
|
#define MUX_PB30F_TCC4_WO0 _UL_(5)
|
||
|
#define PINMUX_PB30F_TCC4_WO0 ((PIN_PB30F_TCC4_WO0 << 16) | MUX_PB30F_TCC4_WO0)
|
||
|
#define PORT_PB30F_TCC4_WO0 (_UL_(1) << 30)
|
||
|
|
||
|
#define PIN_PB15F_TCC4_WO1 _UL_(47)
|
||
|
#define MUX_PB15F_TCC4_WO1 _UL_(5)
|
||
|
#define PINMUX_PB15F_TCC4_WO1 ((PIN_PB15F_TCC4_WO1 << 16) | MUX_PB15F_TCC4_WO1)
|
||
|
#define PORT_PB15F_TCC4_WO1 (_UL_(1) << 15)
|
||
|
|
||
|
#define PIN_PB31F_TCC4_WO1 _UL_(63)
|
||
|
#define MUX_PB31F_TCC4_WO1 _UL_(5)
|
||
|
#define PINMUX_PB31F_TCC4_WO1 ((PIN_PB31F_TCC4_WO1 << 16) | MUX_PB31F_TCC4_WO1)
|
||
|
#define PORT_PB31F_TCC4_WO1 (_UL_(1) << 31)
|
||
|
|
||
|
/* ========== PORT definition for USB peripheral ========== */
|
||
|
#define PIN_PA24H_USB_DM _UL_(24)
|
||
|
#define MUX_PA24H_USB_DM _UL_(7)
|
||
|
#define PINMUX_PA24H_USB_DM ((PIN_PA24H_USB_DM << 16) | MUX_PA24H_USB_DM)
|
||
|
#define PORT_PA24H_USB_DM (_UL_(1) << 24)
|
||
|
|
||
|
#define PIN_PA25H_USB_DP _UL_(25)
|
||
|
#define MUX_PA25H_USB_DP _UL_(7)
|
||
|
#define PINMUX_PA25H_USB_DP ((PIN_PA25H_USB_DP << 16) | MUX_PA25H_USB_DP)
|
||
|
#define PORT_PA25H_USB_DP (_UL_(1) << 25)
|
||
|
|
||
|
#define PIN_PA23H_USB_SOF_1KHZ _UL_(23)
|
||
|
#define MUX_PA23H_USB_SOF_1KHZ _UL_(7)
|
||
|
#define PINMUX_PA23H_USB_SOF_1KHZ ((PIN_PA23H_USB_SOF_1KHZ << 16) | MUX_PA23H_USB_SOF_1KHZ)
|
||
|
#define PORT_PA23H_USB_SOF_1KHZ (_UL_(1) << 23)
|
||
|
|
||
|
#define PIN_PB22H_USB_SOF_1KHZ _UL_(54)
|
||
|
#define MUX_PB22H_USB_SOF_1KHZ _UL_(7)
|
||
|
#define PINMUX_PB22H_USB_SOF_1KHZ ((PIN_PB22H_USB_SOF_1KHZ << 16) | MUX_PB22H_USB_SOF_1KHZ)
|
||
|
#define PORT_PB22H_USB_SOF_1KHZ (_UL_(1) << 22)
|
||
|
|
||
|
|
||
|
|
||
|
#endif /* _SAMD51J18A_GPIO_H_ */
|
||
|
|