SAME54P20A Test Project
tc1.h
Go to the documentation of this file.
1 
30 #ifndef _SAME54_TC1_INSTANCE_
31 #define _SAME54_TC1_INSTANCE_
32 
33 /* ========== Register definition for TC1 peripheral ========== */
34 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
35 #define REG_TC1_CTRLA (0x40003C00)
36 #define REG_TC1_CTRLBCLR (0x40003C04)
37 #define REG_TC1_CTRLBSET (0x40003C05)
38 #define REG_TC1_EVCTRL (0x40003C06)
39 #define REG_TC1_INTENCLR (0x40003C08)
40 #define REG_TC1_INTENSET (0x40003C09)
41 #define REG_TC1_INTFLAG (0x40003C0A)
42 #define REG_TC1_STATUS (0x40003C0B)
43 #define REG_TC1_WAVE (0x40003C0C)
44 #define REG_TC1_DRVCTRL (0x40003C0D)
45 #define REG_TC1_DBGCTRL (0x40003C0F)
46 #define REG_TC1_SYNCBUSY (0x40003C10)
47 #define REG_TC1_COUNT16_COUNT (0x40003C14)
48 #define REG_TC1_COUNT16_CC0 (0x40003C1C)
49 #define REG_TC1_COUNT16_CC1 (0x40003C1E)
50 #define REG_TC1_COUNT16_CCBUF0 (0x40003C30)
51 #define REG_TC1_COUNT16_CCBUF1 (0x40003C32)
52 #define REG_TC1_COUNT32_COUNT (0x40003C14)
53 #define REG_TC1_COUNT32_CC0 (0x40003C1C)
54 #define REG_TC1_COUNT32_CC1 (0x40003C20)
55 #define REG_TC1_COUNT32_CCBUF0 (0x40003C30)
56 #define REG_TC1_COUNT32_CCBUF1 (0x40003C34)
57 #define REG_TC1_COUNT8_COUNT (0x40003C14)
58 #define REG_TC1_COUNT8_PER (0x40003C1B)
59 #define REG_TC1_COUNT8_CC0 (0x40003C1C)
60 #define REG_TC1_COUNT8_CC1 (0x40003C1D)
61 #define REG_TC1_COUNT8_PERBUF (0x40003C2F)
62 #define REG_TC1_COUNT8_CCBUF0 (0x40003C30)
63 #define REG_TC1_COUNT8_CCBUF1 (0x40003C31)
64 #else
65 #define REG_TC1_CTRLA (*(RwReg *)0x40003C00UL)
66 #define REG_TC1_CTRLBCLR (*(RwReg8 *)0x40003C04UL)
67 #define REG_TC1_CTRLBSET (*(RwReg8 *)0x40003C05UL)
68 #define REG_TC1_EVCTRL (*(RwReg16*)0x40003C06UL)
69 #define REG_TC1_INTENCLR (*(RwReg8 *)0x40003C08UL)
70 #define REG_TC1_INTENSET (*(RwReg8 *)0x40003C09UL)
71 #define REG_TC1_INTFLAG (*(RwReg8 *)0x40003C0AUL)
72 #define REG_TC1_STATUS (*(RwReg8 *)0x40003C0BUL)
73 #define REG_TC1_WAVE (*(RwReg8 *)0x40003C0CUL)
74 #define REG_TC1_DRVCTRL (*(RwReg8 *)0x40003C0DUL)
75 #define REG_TC1_DBGCTRL (*(RwReg8 *)0x40003C0FUL)
76 #define REG_TC1_SYNCBUSY (*(RoReg *)0x40003C10UL)
77 #define REG_TC1_COUNT16_COUNT (*(RwReg16*)0x40003C14UL)
78 #define REG_TC1_COUNT16_CC0 (*(RwReg16*)0x40003C1CUL)
79 #define REG_TC1_COUNT16_CC1 (*(RwReg16*)0x40003C1EUL)
80 #define REG_TC1_COUNT16_CCBUF0 (*(RwReg16*)0x40003C30UL)
81 #define REG_TC1_COUNT16_CCBUF1 (*(RwReg16*)0x40003C32UL)
82 #define REG_TC1_COUNT32_COUNT (*(RwReg *)0x40003C14UL)
83 #define REG_TC1_COUNT32_CC0 (*(RwReg *)0x40003C1CUL)
84 #define REG_TC1_COUNT32_CC1 (*(RwReg *)0x40003C20UL)
85 #define REG_TC1_COUNT32_CCBUF0 (*(RwReg *)0x40003C30UL)
86 #define REG_TC1_COUNT32_CCBUF1 (*(RwReg *)0x40003C34UL)
87 #define REG_TC1_COUNT8_COUNT (*(RwReg8 *)0x40003C14UL)
88 #define REG_TC1_COUNT8_PER (*(RwReg8 *)0x40003C1BUL)
89 #define REG_TC1_COUNT8_CC0 (*(RwReg8 *)0x40003C1CUL)
90 #define REG_TC1_COUNT8_CC1 (*(RwReg8 *)0x40003C1DUL)
91 #define REG_TC1_COUNT8_PERBUF (*(RwReg8 *)0x40003C2FUL)
92 #define REG_TC1_COUNT8_CCBUF0 (*(RwReg8 *)0x40003C30UL)
93 #define REG_TC1_COUNT8_CCBUF1 (*(RwReg8 *)0x40003C31UL)
94 #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
95 
96 /* ========== Instance parameters for TC1 peripheral ========== */
97 #define TC1_CC_NUM 2
98 #define TC1_DMAC_ID_MC_0 48
99 #define TC1_DMAC_ID_MC_1 49
100 #define TC1_DMAC_ID_MC_LSB 48
101 #define TC1_DMAC_ID_MC_MSB 49
102 #define TC1_DMAC_ID_MC_SIZE 2
103 #define TC1_DMAC_ID_OVF 47 // Indexes of DMA Overflow trigger
104 #define TC1_EXT 0 // Coding of implemented extended features (keep 0 value)
105 #define TC1_GCLK_ID 9 // Index of Generic Clock
106 #define TC1_MASTER_SLAVE_MODE 2 // TC type 0 : NA, 1 : Master, 2 : Slave
107 #define TC1_OW_NUM 2 // Number of Output Waveforms
108 
109 #endif /* _SAME54_TC1_INSTANCE_ */