Go to the documentation of this file.
30 #ifndef _SAME54_TC4_INSTANCE_
31 #define _SAME54_TC4_INSTANCE_
34 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
35 #define REG_TC4_CTRLA (0x42001400)
36 #define REG_TC4_CTRLBCLR (0x42001404)
37 #define REG_TC4_CTRLBSET (0x42001405)
38 #define REG_TC4_EVCTRL (0x42001406)
39 #define REG_TC4_INTENCLR (0x42001408)
40 #define REG_TC4_INTENSET (0x42001409)
41 #define REG_TC4_INTFLAG (0x4200140A)
42 #define REG_TC4_STATUS (0x4200140B)
43 #define REG_TC4_WAVE (0x4200140C)
44 #define REG_TC4_DRVCTRL (0x4200140D)
45 #define REG_TC4_DBGCTRL (0x4200140F)
46 #define REG_TC4_SYNCBUSY (0x42001410)
47 #define REG_TC4_COUNT16_COUNT (0x42001414)
48 #define REG_TC4_COUNT16_CC0 (0x4200141C)
49 #define REG_TC4_COUNT16_CC1 (0x4200141E)
50 #define REG_TC4_COUNT16_CCBUF0 (0x42001430)
51 #define REG_TC4_COUNT16_CCBUF1 (0x42001432)
52 #define REG_TC4_COUNT32_COUNT (0x42001414)
53 #define REG_TC4_COUNT32_CC0 (0x4200141C)
54 #define REG_TC4_COUNT32_CC1 (0x42001420)
55 #define REG_TC4_COUNT32_CCBUF0 (0x42001430)
56 #define REG_TC4_COUNT32_CCBUF1 (0x42001434)
57 #define REG_TC4_COUNT8_COUNT (0x42001414)
58 #define REG_TC4_COUNT8_PER (0x4200141B)
59 #define REG_TC4_COUNT8_CC0 (0x4200141C)
60 #define REG_TC4_COUNT8_CC1 (0x4200141D)
61 #define REG_TC4_COUNT8_PERBUF (0x4200142F)
62 #define REG_TC4_COUNT8_CCBUF0 (0x42001430)
63 #define REG_TC4_COUNT8_CCBUF1 (0x42001431)
65 #define REG_TC4_CTRLA (*(RwReg *)0x42001400UL)
66 #define REG_TC4_CTRLBCLR (*(RwReg8 *)0x42001404UL)
67 #define REG_TC4_CTRLBSET (*(RwReg8 *)0x42001405UL)
68 #define REG_TC4_EVCTRL (*(RwReg16*)0x42001406UL)
69 #define REG_TC4_INTENCLR (*(RwReg8 *)0x42001408UL)
70 #define REG_TC4_INTENSET (*(RwReg8 *)0x42001409UL)
71 #define REG_TC4_INTFLAG (*(RwReg8 *)0x4200140AUL)
72 #define REG_TC4_STATUS (*(RwReg8 *)0x4200140BUL)
73 #define REG_TC4_WAVE (*(RwReg8 *)0x4200140CUL)
74 #define REG_TC4_DRVCTRL (*(RwReg8 *)0x4200140DUL)
75 #define REG_TC4_DBGCTRL (*(RwReg8 *)0x4200140FUL)
76 #define REG_TC4_SYNCBUSY (*(RoReg *)0x42001410UL)
77 #define REG_TC4_COUNT16_COUNT (*(RwReg16*)0x42001414UL)
78 #define REG_TC4_COUNT16_CC0 (*(RwReg16*)0x4200141CUL)
79 #define REG_TC4_COUNT16_CC1 (*(RwReg16*)0x4200141EUL)
80 #define REG_TC4_COUNT16_CCBUF0 (*(RwReg16*)0x42001430UL)
81 #define REG_TC4_COUNT16_CCBUF1 (*(RwReg16*)0x42001432UL)
82 #define REG_TC4_COUNT32_COUNT (*(RwReg *)0x42001414UL)
83 #define REG_TC4_COUNT32_CC0 (*(RwReg *)0x4200141CUL)
84 #define REG_TC4_COUNT32_CC1 (*(RwReg *)0x42001420UL)
85 #define REG_TC4_COUNT32_CCBUF0 (*(RwReg *)0x42001430UL)
86 #define REG_TC4_COUNT32_CCBUF1 (*(RwReg *)0x42001434UL)
87 #define REG_TC4_COUNT8_COUNT (*(RwReg8 *)0x42001414UL)
88 #define REG_TC4_COUNT8_PER (*(RwReg8 *)0x4200141BUL)
89 #define REG_TC4_COUNT8_CC0 (*(RwReg8 *)0x4200141CUL)
90 #define REG_TC4_COUNT8_CC1 (*(RwReg8 *)0x4200141DUL)
91 #define REG_TC4_COUNT8_PERBUF (*(RwReg8 *)0x4200142FUL)
92 #define REG_TC4_COUNT8_CCBUF0 (*(RwReg8 *)0x42001430UL)
93 #define REG_TC4_COUNT8_CCBUF1 (*(RwReg8 *)0x42001431UL)
98 #define TC4_DMAC_ID_MC_0 57
99 #define TC4_DMAC_ID_MC_1 58
100 #define TC4_DMAC_ID_MC_LSB 57
101 #define TC4_DMAC_ID_MC_MSB 58
102 #define TC4_DMAC_ID_MC_SIZE 2
103 #define TC4_DMAC_ID_OVF 56 // Indexes of DMA Overflow trigger
104 #define TC4_EXT 0 // Coding of implemented extended features (keep 0 value)
105 #define TC4_GCLK_ID 30 // Index of Generic Clock
106 #define TC4_MASTER_SLAVE_MODE 1 // TC type 0 : NA, 1 : Master, 2 : Slave
107 #define TC4_OW_NUM 2 // Number of Output Waveforms